xref: /rk3399_ARM-atf/plat/xilinx/versal/include/platform_def.h (revision 663f024f207bddb7b80167e661c094d77955e292)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2619bc13eSMichal Simek  * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved.
331b68489SJay Buddhabhatti  * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu  *
5f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu  */
7f91c3cb1SSiva Durga Prasad Paladugu 
8f91c3cb1SSiva Durga Prasad Paladugu #ifndef PLATFORM_DEF_H
9f91c3cb1SSiva Durga Prasad Paladugu #define PLATFORM_DEF_H
10f91c3cb1SSiva Durga Prasad Paladugu 
11f91c3cb1SSiva Durga Prasad Paladugu #include <arch.h>
12ab36d097STejas Patel #include "versal_def.h"
13f91c3cb1SSiva Durga Prasad Paladugu 
14f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
15f91c3cb1SSiva Durga Prasad Paladugu  * Generic platform constants
16f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
17f91c3cb1SSiva Durga Prasad Paladugu 
18f91c3cb1SSiva Durga Prasad Paladugu /* Size of cacheable stacks */
19b86e1aadSVenkatesh Yadav Abbarapu #define PLATFORM_STACK_SIZE	U(0x440)
20f91c3cb1SSiva Durga Prasad Paladugu 
216cdef9baSDeepika Bhavnani #define PLATFORM_CORE_COUNT		U(2)
220623dceaSAbhyuday Godhasara #define PLAT_MAX_PWR_LVL		U(1)
230623dceaSAbhyuday Godhasara #define PLAT_MAX_RET_STATE		U(1)
240623dceaSAbhyuday Godhasara #define PLAT_MAX_OFF_STATE		U(2)
25f91c3cb1SSiva Durga Prasad Paladugu 
26f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
27f91c3cb1SSiva Durga Prasad Paladugu  * BL31 specific defines.
28f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
29f91c3cb1SSiva Durga Prasad Paladugu /*
30f91c3cb1SSiva Durga Prasad Paladugu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
31f91c3cb1SSiva Durga Prasad Paladugu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
32f91c3cb1SSiva Durga Prasad Paladugu  * little space for growth.
33f91c3cb1SSiva Durga Prasad Paladugu  */
34f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_ATF_MEM_BASE
350623dceaSAbhyuday Godhasara # define BL31_BASE			U(0xfffe0000)
36f123b91fSIlias Apalodimas # define BL31_LIMIT			U(0x100000000)
37f91c3cb1SSiva Durga Prasad Paladugu #else
38bfe82cffSPrasad Kummari # define BL31_BASE			U(VERSAL_ATF_MEM_BASE)
39bfe82cffSPrasad Kummari # define BL31_LIMIT			U(VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_SIZE)
40f91c3cb1SSiva Durga Prasad Paladugu # ifdef VERSAL_ATF_MEM_PROGBITS_SIZE
41bfe82cffSPrasad Kummari #  define BL31_PROGBITS_LIMIT		U(VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_PROGBITS_SIZE)
42f91c3cb1SSiva Durga Prasad Paladugu # endif
43f91c3cb1SSiva Durga Prasad Paladugu #endif
44f91c3cb1SSiva Durga Prasad Paladugu 
45f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
46f91c3cb1SSiva Durga Prasad Paladugu  * BL32 specific defines.
47f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
48f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_BL32_MEM_BASE
490623dceaSAbhyuday Godhasara # define BL32_BASE			U(0x60000000)
50f123b91fSIlias Apalodimas # define BL32_LIMIT			U(0x80000000)
51f91c3cb1SSiva Durga Prasad Paladugu #else
52bfe82cffSPrasad Kummari # define BL32_BASE			U(VERSAL_BL32_MEM_BASE)
53bfe82cffSPrasad Kummari # define BL32_LIMIT			U(VERSAL_BL32_MEM_BASE + VERSAL_BL32_MEM_SIZE)
54f91c3cb1SSiva Durga Prasad Paladugu #endif
55f91c3cb1SSiva Durga Prasad Paladugu 
56f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
57f91c3cb1SSiva Durga Prasad Paladugu  * BL33 specific defines.
58f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
59f91c3cb1SSiva Durga Prasad Paladugu #ifndef PRELOADED_BL33_BASE
600623dceaSAbhyuday Godhasara # define PLAT_ARM_NS_IMAGE_BASE		U(0x8000000)
61f91c3cb1SSiva Durga Prasad Paladugu #else
62bfe82cffSPrasad Kummari # define PLAT_ARM_NS_IMAGE_BASE		U(PRELOADED_BL33_BASE)
63f91c3cb1SSiva Durga Prasad Paladugu #endif
64f91c3cb1SSiva Durga Prasad Paladugu 
65f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
66f91c3cb1SSiva Durga Prasad Paladugu  * TSP  specific defines.
67f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
68f91c3cb1SSiva Durga Prasad Paladugu #define TSP_SEC_MEM_BASE		BL32_BASE
69f123b91fSIlias Apalodimas #define TSP_SEC_MEM_SIZE		(BL32_LIMIT - BL32_BASE)
70f91c3cb1SSiva Durga Prasad Paladugu 
71f91c3cb1SSiva Durga Prasad Paladugu /* ID of the secure physical generic timer interrupt used by the TSP */
72f91c3cb1SSiva Durga Prasad Paladugu #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
73f91c3cb1SSiva Durga Prasad Paladugu 
74f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
75f91c3cb1SSiva Durga Prasad Paladugu  * Platform specific page table and MMU setup constants
76f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
77*663f024fSAkshay Belsare 
78*663f024fSAkshay Belsare #if (BL31_BASE >= (1ULL << 32U))
79*663f024fSAkshay Belsare /* Address range in High DDR and HBM memory range */
80*663f024fSAkshay Belsare #define PLAT_ADDR_SPACE_SHIFT		U(42)
81*663f024fSAkshay Belsare #else
82*663f024fSAkshay Belsare /* Address range in OCM and Low DDR memory range */
83*663f024fSAkshay Belsare #define PLAT_ADDR_SPACE_SHIFT		U(32)
84*663f024fSAkshay Belsare #endif
85*663f024fSAkshay Belsare 
86*663f024fSAkshay Belsare #define PLAT_PHY_ADDR_SPACE_SIZE        (1ull << PLAT_ADDR_SPACE_SHIFT)
87*663f024fSAkshay Belsare #define PLAT_VIRT_ADDR_SPACE_SIZE       (1ull << PLAT_ADDR_SPACE_SHIFT)
8856d1857eSAmit Nagal 
8956d1857eSAmit Nagal #define XILINX_OF_BOARD_DTB_MAX_SIZE	U(0x200000)
9056d1857eSAmit Nagal 
9156afab73SAmit Nagal #define PLAT_OCM_BASE			U(0xFFFE0000)
9256d1857eSAmit Nagal #define PLAT_OCM_LIMIT			U(0xFFFFFFFF)
9356d1857eSAmit Nagal 
9456d1857eSAmit Nagal #define IS_TFA_IN_OCM(x)	((x >= PLAT_OCM_BASE) && (x < PLAT_OCM_LIMIT))
9556d1857eSAmit Nagal 
9656d1857eSAmit Nagal #ifndef MAX_MMAP_REGIONS
9756d1857eSAmit Nagal #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
9856d1857eSAmit Nagal #define MAX_MMAP_REGIONS		9
9956d1857eSAmit Nagal #else
1005a8ffeabSTejas Patel #define MAX_MMAP_REGIONS		8
10156d1857eSAmit Nagal #endif
10256d1857eSAmit Nagal #endif
10356d1857eSAmit Nagal 
10456d1857eSAmit Nagal #ifndef MAX_XLAT_TABLES
10556d1857eSAmit Nagal #if !IS_TFA_IN_OCM(BL31_BASE)
10656d1857eSAmit Nagal #define MAX_XLAT_TABLES		9
10756d1857eSAmit Nagal #else
108f91c3cb1SSiva Durga Prasad Paladugu #define MAX_XLAT_TABLES		5
10956d1857eSAmit Nagal #endif
11056d1857eSAmit Nagal #endif
111f91c3cb1SSiva Durga Prasad Paladugu 
112f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_SHIFT	6
113f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
114f91c3cb1SSiva Durga Prasad Paladugu 
11531b68489SJay Buddhabhatti #define PLAT_GICD_BASE_VALUE	U(0xF9000000)
11631b68489SJay Buddhabhatti #define PLAT_GICR_BASE_VALUE	U(0xF9080000)
117f91c3cb1SSiva Durga Prasad Paladugu 
118f91c3cb1SSiva Durga Prasad Paladugu /*
119f91c3cb1SSiva Durga Prasad Paladugu  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
120f91c3cb1SSiva Durga Prasad Paladugu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
121f91c3cb1SSiva Durga Prasad Paladugu  * as Group 0 interrupts.
122f91c3cb1SSiva Durga Prasad Paladugu  */
123f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQS	VERSAL_IRQ_SEC_PHY_TIMER
124f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G0_IRQS	VERSAL_IRQ_SEC_PHY_TIMER
1250623dceaSAbhyuday Godhasara #define PLAT_VERSAL_IPI_IRQ	U(62)
126f91c3cb1SSiva Durga Prasad Paladugu 
127f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQ_PROPS(grp) \
128f91c3cb1SSiva Durga Prasad Paladugu 	INTR_PROP_DESC(VERSAL_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
129f91c3cb1SSiva Durga Prasad Paladugu 			GIC_INTR_CFG_LEVEL)
130f91c3cb1SSiva Durga Prasad Paladugu 
1318b48bfb8SShubhrajyoti Datta #define PLAT_VERSAL_G0_IRQ_PROPS(grp) \
1328b48bfb8SShubhrajyoti Datta 	INTR_PROP_DESC(PLAT_VERSAL_IPI_IRQ, GIC_HIGHEST_SEC_PRIORITY, grp, \
1338b48bfb8SShubhrajyoti Datta 			GIC_INTR_CFG_EDGE), \
134f91c3cb1SSiva Durga Prasad Paladugu 
1353ae28aa4SJay Buddhabhatti #define IRQ_MAX		142U
1363ae28aa4SJay Buddhabhatti 
137f91c3cb1SSiva Durga Prasad Paladugu #endif /* PLATFORM_DEF_H */
138