xref: /rk3399_ARM-atf/plat/xilinx/versal/include/platform_def.h (revision 29af4789759714db41d10e3c80d0b00e14916d54)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2ab36d097STejas Patel  * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3f91c3cb1SSiva Durga Prasad Paladugu  *
4f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
5f91c3cb1SSiva Durga Prasad Paladugu  */
6f91c3cb1SSiva Durga Prasad Paladugu 
7f91c3cb1SSiva Durga Prasad Paladugu #ifndef PLATFORM_DEF_H
8f91c3cb1SSiva Durga Prasad Paladugu #define PLATFORM_DEF_H
9f91c3cb1SSiva Durga Prasad Paladugu 
10f91c3cb1SSiva Durga Prasad Paladugu #include <arch.h>
11ab36d097STejas Patel #include "versal_def.h"
12f91c3cb1SSiva Durga Prasad Paladugu 
13f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
14f91c3cb1SSiva Durga Prasad Paladugu  * Generic platform constants
15f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
16f91c3cb1SSiva Durga Prasad Paladugu 
17f91c3cb1SSiva Durga Prasad Paladugu /* Size of cacheable stacks */
18f91c3cb1SSiva Durga Prasad Paladugu #define PLATFORM_STACK_SIZE	0x440
19f91c3cb1SSiva Durga Prasad Paladugu 
20f91c3cb1SSiva Durga Prasad Paladugu #define PLATFORM_CORE_COUNT		2
21f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_MAX_PWR_LVL		1
22f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_MAX_RET_STATE		1
23f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_MAX_OFF_STATE		2
24f91c3cb1SSiva Durga Prasad Paladugu 
25f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
26f91c3cb1SSiva Durga Prasad Paladugu  * BL31 specific defines.
27f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
28f91c3cb1SSiva Durga Prasad Paladugu /*
29f91c3cb1SSiva Durga Prasad Paladugu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
30f91c3cb1SSiva Durga Prasad Paladugu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
31f91c3cb1SSiva Durga Prasad Paladugu  * little space for growth.
32f91c3cb1SSiva Durga Prasad Paladugu  */
33f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_ATF_MEM_BASE
34*29af4789SVenkatesh Yadav Abbarapu # define BL31_BASE			0xfffe0000
35f91c3cb1SSiva Durga Prasad Paladugu # define BL31_LIMIT			0xffffffff
36f91c3cb1SSiva Durga Prasad Paladugu #else
37f91c3cb1SSiva Durga Prasad Paladugu # define BL31_BASE			(VERSAL_ATF_MEM_BASE)
38f91c3cb1SSiva Durga Prasad Paladugu # define BL31_LIMIT			(VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_SIZE - 1)
39f91c3cb1SSiva Durga Prasad Paladugu # ifdef VERSAL_ATF_MEM_PROGBITS_SIZE
40f91c3cb1SSiva Durga Prasad Paladugu #  define BL31_PROGBITS_LIMIT		(VERSAL_ATF_MEM_BASE + VERSAL_ATF_MEM_PROGBITS_SIZE - 1)
41f91c3cb1SSiva Durga Prasad Paladugu # endif
42f91c3cb1SSiva Durga Prasad Paladugu #endif
43f91c3cb1SSiva Durga Prasad Paladugu 
44f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
45f91c3cb1SSiva Durga Prasad Paladugu  * BL32 specific defines.
46f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
47f91c3cb1SSiva Durga Prasad Paladugu #ifndef VERSAL_BL32_MEM_BASE
48f91c3cb1SSiva Durga Prasad Paladugu # define BL32_BASE			0x60000000
49f91c3cb1SSiva Durga Prasad Paladugu # define BL32_LIMIT			0x7fffffff
50f91c3cb1SSiva Durga Prasad Paladugu #else
51f91c3cb1SSiva Durga Prasad Paladugu # define BL32_BASE			(VERSAL_BL32_MEM_BASE)
52f91c3cb1SSiva Durga Prasad Paladugu # define BL32_LIMIT			(VERSAL_BL32_MEM_BASE + VERSAL_BL32_MEM_SIZE - 1)
53f91c3cb1SSiva Durga Prasad Paladugu #endif
54f91c3cb1SSiva Durga Prasad Paladugu 
55f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
56f91c3cb1SSiva Durga Prasad Paladugu  * BL33 specific defines.
57f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
58f91c3cb1SSiva Durga Prasad Paladugu #ifndef PRELOADED_BL33_BASE
59f91c3cb1SSiva Durga Prasad Paladugu # define PLAT_VERSAL_NS_IMAGE_OFFSET	0x8000000
60f91c3cb1SSiva Durga Prasad Paladugu #else
61f91c3cb1SSiva Durga Prasad Paladugu # define PLAT_VERSAL_NS_IMAGE_OFFSET	PRELOADED_BL33_BASE
62f91c3cb1SSiva Durga Prasad Paladugu #endif
63f91c3cb1SSiva Durga Prasad Paladugu 
64f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
65f91c3cb1SSiva Durga Prasad Paladugu  * TSP  specific defines.
66f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
67f91c3cb1SSiva Durga Prasad Paladugu #define TSP_SEC_MEM_BASE		BL32_BASE
68f91c3cb1SSiva Durga Prasad Paladugu #define TSP_SEC_MEM_SIZE		(BL32_LIMIT - BL32_BASE + 1)
69f91c3cb1SSiva Durga Prasad Paladugu 
70f91c3cb1SSiva Durga Prasad Paladugu /* ID of the secure physical generic timer interrupt used by the TSP */
71f91c3cb1SSiva Durga Prasad Paladugu #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
72f91c3cb1SSiva Durga Prasad Paladugu 
73f91c3cb1SSiva Durga Prasad Paladugu /*******************************************************************************
74f91c3cb1SSiva Durga Prasad Paladugu  * Platform specific page table and MMU setup constants
75f91c3cb1SSiva Durga Prasad Paladugu  ******************************************************************************/
76f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 32)
77f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 32)
785a8ffeabSTejas Patel #define MAX_MMAP_REGIONS		8
79f91c3cb1SSiva Durga Prasad Paladugu #define MAX_XLAT_TABLES			5
80f91c3cb1SSiva Durga Prasad Paladugu 
81f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_SHIFT	6
82f91c3cb1SSiva Durga Prasad Paladugu #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
83f91c3cb1SSiva Durga Prasad Paladugu 
84f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_GICD_BASE	0xF9000000
85f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_GICR_BASE	0xF9080000
86f91c3cb1SSiva Durga Prasad Paladugu 
87f91c3cb1SSiva Durga Prasad Paladugu /*
88f91c3cb1SSiva Durga Prasad Paladugu  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
89f91c3cb1SSiva Durga Prasad Paladugu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
90f91c3cb1SSiva Durga Prasad Paladugu  * as Group 0 interrupts.
91f91c3cb1SSiva Durga Prasad Paladugu  */
92f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQS	VERSAL_IRQ_SEC_PHY_TIMER
93f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G0_IRQS	VERSAL_IRQ_SEC_PHY_TIMER
94f91c3cb1SSiva Durga Prasad Paladugu 
95f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G1S_IRQ_PROPS(grp) \
96f91c3cb1SSiva Durga Prasad Paladugu 	INTR_PROP_DESC(VERSAL_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
97f91c3cb1SSiva Durga Prasad Paladugu 			GIC_INTR_CFG_LEVEL)
98f91c3cb1SSiva Durga Prasad Paladugu 
99f91c3cb1SSiva Durga Prasad Paladugu #define PLAT_VERSAL_G0_IRQ_PROPS(grp)
100f91c3cb1SSiva Durga Prasad Paladugu 
101f91c3cb1SSiva Durga Prasad Paladugu #endif /* PLATFORM_DEF_H */
102