1*f91c3cb1SSiva Durga Prasad Paladugu/* 2*f91c3cb1SSiva Durga Prasad Paladugu * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3*f91c3cb1SSiva Durga Prasad Paladugu * 4*f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause 5*f91c3cb1SSiva Durga Prasad Paladugu */ 6*f91c3cb1SSiva Durga Prasad Paladugu 7*f91c3cb1SSiva Durga Prasad Paladugu#ifndef PLAT_MACROS_S 8*f91c3cb1SSiva Durga Prasad Paladugu#define PLAT_MACROS_S 9*f91c3cb1SSiva Durga Prasad Paladugu 10*f91c3cb1SSiva Durga Prasad Paladugu#include "../include/platform_def.h" 11*f91c3cb1SSiva Durga Prasad Paladugu#include <gic_common.h> 12*f91c3cb1SSiva Durga Prasad Paladugu#include <gicv2.h> 13*f91c3cb1SSiva Durga Prasad Paladugu#include <gicv3.h> 14*f91c3cb1SSiva Durga Prasad Paladugu 15*f91c3cb1SSiva Durga Prasad Paladugu.section .rodata.gic_reg_name, "aS" 16*f91c3cb1SSiva Durga Prasad Paladugu/* Applicable only to GICv2 and GICv3 with SRE disabled (legacy mode) */ 17*f91c3cb1SSiva Durga Prasad Paladugugicc_regs: 18*f91c3cb1SSiva Durga Prasad Paladugu .asciz "gicc_hppir", "gicc_ahppir", "gicc_ctlr", "" 19*f91c3cb1SSiva Durga Prasad Paladugu 20*f91c3cb1SSiva Durga Prasad Paladugu/* Applicable only to GICv3 with SRE enabled */ 21*f91c3cb1SSiva Durga Prasad Paladuguicc_regs: 22*f91c3cb1SSiva Durga Prasad Paladugu .asciz "icc_hppir0_el1", "icc_hppir1_el1", "icc_ctlr_el3", "" 23*f91c3cb1SSiva Durga Prasad Paladugu 24*f91c3cb1SSiva Durga Prasad Paladugu/* Registers common to both GICv2 and GICv3 */ 25*f91c3cb1SSiva Durga Prasad Paladugugicd_pend_reg: 26*f91c3cb1SSiva Durga Prasad Paladugu .asciz "gicd_ispendr regs (Offsets 0x200 - 0x278)\n Offset:\t\t\tvalue\n" 27*f91c3cb1SSiva Durga Prasad Paladugunewline: 28*f91c3cb1SSiva Durga Prasad Paladugu .asciz "\n" 29*f91c3cb1SSiva Durga Prasad Paladuguspacer: 30*f91c3cb1SSiva Durga Prasad Paladugu .asciz ":\t\t0x" 31*f91c3cb1SSiva Durga Prasad Paladugu 32*f91c3cb1SSiva Durga Prasad Paladugu /* --------------------------------------------- 33*f91c3cb1SSiva Durga Prasad Paladugu * The below utility macro prints out relevant GIC 34*f91c3cb1SSiva Durga Prasad Paladugu * registers whenever an unhandled exception is 35*f91c3cb1SSiva Durga Prasad Paladugu * taken in BL31 on Versal platform. 36*f91c3cb1SSiva Durga Prasad Paladugu * Expects: GICD base in x16, GICC base in x17 37*f91c3cb1SSiva Durga Prasad Paladugu * Clobbers: x0 - x10, sp 38*f91c3cb1SSiva Durga Prasad Paladugu * --------------------------------------------- 39*f91c3cb1SSiva Durga Prasad Paladugu */ 40*f91c3cb1SSiva Durga Prasad Paladugu .macro versal_print_gic_regs 41*f91c3cb1SSiva Durga Prasad Paladugu /* Check for GICv3 system register access */ 42*f91c3cb1SSiva Durga Prasad Paladugu mrs x7, id_aa64pfr0_el1 43*f91c3cb1SSiva Durga Prasad Paladugu ubfx x7, x7, #ID_AA64PFR0_GIC_SHIFT, #ID_AA64PFR0_GIC_WIDTH 44*f91c3cb1SSiva Durga Prasad Paladugu cmp x7, #1 45*f91c3cb1SSiva Durga Prasad Paladugu b.ne print_gicv2 46*f91c3cb1SSiva Durga Prasad Paladugu 47*f91c3cb1SSiva Durga Prasad Paladugu /* Check for SRE enable */ 48*f91c3cb1SSiva Durga Prasad Paladugu mrs x8, ICC_SRE_EL3 49*f91c3cb1SSiva Durga Prasad Paladugu tst x8, #ICC_SRE_SRE_BIT 50*f91c3cb1SSiva Durga Prasad Paladugu b.eq print_gicv2 51*f91c3cb1SSiva Durga Prasad Paladugu 52*f91c3cb1SSiva Durga Prasad Paladugu /* Load the icc reg list to x6 */ 53*f91c3cb1SSiva Durga Prasad Paladugu adr x6, icc_regs 54*f91c3cb1SSiva Durga Prasad Paladugu /* Load the icc regs to gp regs used by str_in_crash_buf_print */ 55*f91c3cb1SSiva Durga Prasad Paladugu mrs x8, ICC_HPPIR0_EL1 56*f91c3cb1SSiva Durga Prasad Paladugu mrs x9, ICC_HPPIR1_EL1 57*f91c3cb1SSiva Durga Prasad Paladugu mrs x10, ICC_CTLR_EL3 58*f91c3cb1SSiva Durga Prasad Paladugu /* Store to the crash buf and print to console */ 59*f91c3cb1SSiva Durga Prasad Paladugu bl str_in_crash_buf_print 60*f91c3cb1SSiva Durga Prasad Paladugu b print_gic_common 61*f91c3cb1SSiva Durga Prasad Paladugu 62*f91c3cb1SSiva Durga Prasad Paladuguprint_gicv2: 63*f91c3cb1SSiva Durga Prasad Paladugu /* Load the gicc reg list to x6 */ 64*f91c3cb1SSiva Durga Prasad Paladugu adr x6, gicc_regs 65*f91c3cb1SSiva Durga Prasad Paladugu /* Load the gicc regs to gp regs used by str_in_crash_buf_print */ 66*f91c3cb1SSiva Durga Prasad Paladugu ldr w8, [x17, #GICC_HPPIR] 67*f91c3cb1SSiva Durga Prasad Paladugu ldr w9, [x17, #GICC_AHPPIR] 68*f91c3cb1SSiva Durga Prasad Paladugu ldr w10, [x17, #GICC_CTLR] 69*f91c3cb1SSiva Durga Prasad Paladugu /* Store to the crash buf and print to console */ 70*f91c3cb1SSiva Durga Prasad Paladugu bl str_in_crash_buf_print 71*f91c3cb1SSiva Durga Prasad Paladugu 72*f91c3cb1SSiva Durga Prasad Paladuguprint_gic_common: 73*f91c3cb1SSiva Durga Prasad Paladugu /* Print the GICD_ISPENDR regs */ 74*f91c3cb1SSiva Durga Prasad Paladugu add x7, x16, #GICD_ISPENDR 75*f91c3cb1SSiva Durga Prasad Paladugu adr x4, gicd_pend_reg 76*f91c3cb1SSiva Durga Prasad Paladugu bl asm_print_str 77*f91c3cb1SSiva Durga Prasad Paladugugicd_ispendr_loop: 78*f91c3cb1SSiva Durga Prasad Paladugu sub x4, x7, x16 79*f91c3cb1SSiva Durga Prasad Paladugu cmp x4, #0x280 80*f91c3cb1SSiva Durga Prasad Paladugu b.eq exit_print_gic_regs 81*f91c3cb1SSiva Durga Prasad Paladugu bl asm_print_hex 82*f91c3cb1SSiva Durga Prasad Paladugu 83*f91c3cb1SSiva Durga Prasad Paladugu adr x4, spacer 84*f91c3cb1SSiva Durga Prasad Paladugu bl asm_print_str 85*f91c3cb1SSiva Durga Prasad Paladugu 86*f91c3cb1SSiva Durga Prasad Paladugu ldr x4, [x7], #8 87*f91c3cb1SSiva Durga Prasad Paladugu bl asm_print_hex 88*f91c3cb1SSiva Durga Prasad Paladugu 89*f91c3cb1SSiva Durga Prasad Paladugu adr x4, newline 90*f91c3cb1SSiva Durga Prasad Paladugu bl asm_print_str 91*f91c3cb1SSiva Durga Prasad Paladugu b gicd_ispendr_loop 92*f91c3cb1SSiva Durga Prasad Paladuguexit_print_gic_regs: 93*f91c3cb1SSiva Durga Prasad Paladugu .endm 94*f91c3cb1SSiva Durga Prasad Paladugu 95*f91c3cb1SSiva Durga Prasad Paladugu /* --------------------------------------------- 96*f91c3cb1SSiva Durga Prasad Paladugu * The below required platform porting macro 97*f91c3cb1SSiva Durga Prasad Paladugu * prints out relevant GIC and CCI registers 98*f91c3cb1SSiva Durga Prasad Paladugu * whenever an unhandled exception is taken in 99*f91c3cb1SSiva Durga Prasad Paladugu * BL31. 100*f91c3cb1SSiva Durga Prasad Paladugu * Clobbers: x0 - x10, x16, x17, sp 101*f91c3cb1SSiva Durga Prasad Paladugu * --------------------------------------------- 102*f91c3cb1SSiva Durga Prasad Paladugu */ 103*f91c3cb1SSiva Durga Prasad Paladugu .macro plat_crash_print_regs 104*f91c3cb1SSiva Durga Prasad Paladugu mov_imm x17, PLAT_VERSAL_GICD_BASE 105*f91c3cb1SSiva Durga Prasad Paladugu mov_imm x16, PLAT_VERSAL_GICR_BASE 106*f91c3cb1SSiva Durga Prasad Paladugu versal_print_gic_regs 107*f91c3cb1SSiva Durga Prasad Paladugu .endm 108*f91c3cb1SSiva Durga Prasad Paladugu 109*f91c3cb1SSiva Durga Prasad Paladugu#endif /* PLAT_MACROS_S */ 110