xref: /rk3399_ARM-atf/plat/xilinx/versal/include/plat_macros.S (revision 1064bc6c8ca25b099e0febab43007f7b94f10f43)
1f91c3cb1SSiva Durga Prasad Paladugu/*
2619bc13eSMichal Simek * Copyright (c) 2018, Arm Limited and Contributors. All rights reserved.
331b68489SJay Buddhabhatti * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
4f91c3cb1SSiva Durga Prasad Paladugu *
5f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause
6f91c3cb1SSiva Durga Prasad Paladugu */
7f91c3cb1SSiva Durga Prasad Paladugu
8f91c3cb1SSiva Durga Prasad Paladugu#ifndef PLAT_MACROS_S
9f91c3cb1SSiva Durga Prasad Paladugu#define PLAT_MACROS_S
10f91c3cb1SSiva Durga Prasad Paladugu
1109d40e0eSAntonio Nino Diaz#include <drivers/arm/gic_common.h>
1209d40e0eSAntonio Nino Diaz#include <drivers/arm/gicv2.h>
1309d40e0eSAntonio Nino Diaz#include <drivers/arm/gicv3.h>
1409d40e0eSAntonio Nino Diaz
15f91c3cb1SSiva Durga Prasad Paladugu#include "../include/platform_def.h"
16f91c3cb1SSiva Durga Prasad Paladugu
17f91c3cb1SSiva Durga Prasad Paladugu.section .rodata.gic_reg_name, "aS"
18f91c3cb1SSiva Durga Prasad Paladugu/* Applicable only to GICv2 and GICv3 with SRE disabled (legacy mode) */
19f91c3cb1SSiva Durga Prasad Paladugugicc_regs:
20f91c3cb1SSiva Durga Prasad Paladugu	.asciz "gicc_hppir", "gicc_ahppir", "gicc_ctlr", ""
21f91c3cb1SSiva Durga Prasad Paladugu
22f91c3cb1SSiva Durga Prasad Paladugu/* Applicable only to GICv3 with SRE enabled */
23f91c3cb1SSiva Durga Prasad Paladuguicc_regs:
24f91c3cb1SSiva Durga Prasad Paladugu	.asciz "icc_hppir0_el1", "icc_hppir1_el1", "icc_ctlr_el3", ""
25f91c3cb1SSiva Durga Prasad Paladugu
26f91c3cb1SSiva Durga Prasad Paladugu/* Registers common to both GICv2 and GICv3 */
27f91c3cb1SSiva Durga Prasad Paladugugicd_pend_reg:
28f91c3cb1SSiva Durga Prasad Paladugu	.asciz "gicd_ispendr regs (Offsets 0x200 - 0x278)\n Offset:\t\t\tvalue\n"
29f91c3cb1SSiva Durga Prasad Paladugunewline:
30f91c3cb1SSiva Durga Prasad Paladugu	.asciz "\n"
31f91c3cb1SSiva Durga Prasad Paladuguspacer:
32f91c3cb1SSiva Durga Prasad Paladugu	.asciz ":\t\t0x"
33f91c3cb1SSiva Durga Prasad Paladugu
34f91c3cb1SSiva Durga Prasad Paladugu	/* ---------------------------------------------
35f91c3cb1SSiva Durga Prasad Paladugu	 * The below utility macro prints out relevant GIC
36f91c3cb1SSiva Durga Prasad Paladugu	 * registers whenever an unhandled exception is
37f91c3cb1SSiva Durga Prasad Paladugu	 * taken in BL31 on Versal platform.
38f91c3cb1SSiva Durga Prasad Paladugu	 * Expects: GICD base in x16, GICC base in x17
39f91c3cb1SSiva Durga Prasad Paladugu	 * Clobbers: x0 - x10, sp
40f91c3cb1SSiva Durga Prasad Paladugu	 * ---------------------------------------------
41f91c3cb1SSiva Durga Prasad Paladugu	 */
42f91c3cb1SSiva Durga Prasad Paladugu	.macro versal_print_gic_regs
43f91c3cb1SSiva Durga Prasad Paladugu	/* Check for GICv3 system register access */
44f91c3cb1SSiva Durga Prasad Paladugu	mrs	x7, id_aa64pfr0_el1
45f91c3cb1SSiva Durga Prasad Paladugu	ubfx	x7, x7, #ID_AA64PFR0_GIC_SHIFT, #ID_AA64PFR0_GIC_WIDTH
46f91c3cb1SSiva Durga Prasad Paladugu	cmp	x7, #1
47f91c3cb1SSiva Durga Prasad Paladugu	b.ne	print_gicv2
48f91c3cb1SSiva Durga Prasad Paladugu
49f91c3cb1SSiva Durga Prasad Paladugu	/* Check for SRE enable */
50f91c3cb1SSiva Durga Prasad Paladugu	mrs	x8, ICC_SRE_EL3
51f91c3cb1SSiva Durga Prasad Paladugu	tst	x8, #ICC_SRE_SRE_BIT
52f91c3cb1SSiva Durga Prasad Paladugu	b.eq	print_gicv2
53f91c3cb1SSiva Durga Prasad Paladugu
54f91c3cb1SSiva Durga Prasad Paladugu	/* Load the icc reg list to x6 */
55f91c3cb1SSiva Durga Prasad Paladugu	adr	x6, icc_regs
56f91c3cb1SSiva Durga Prasad Paladugu	/* Load the icc regs to gp regs used by str_in_crash_buf_print */
57f91c3cb1SSiva Durga Prasad Paladugu	mrs	x8, ICC_HPPIR0_EL1
58f91c3cb1SSiva Durga Prasad Paladugu	mrs	x9, ICC_HPPIR1_EL1
59f91c3cb1SSiva Durga Prasad Paladugu	mrs	x10, ICC_CTLR_EL3
60f91c3cb1SSiva Durga Prasad Paladugu	/* Store to the crash buf and print to console */
61f91c3cb1SSiva Durga Prasad Paladugu	bl	str_in_crash_buf_print
62f91c3cb1SSiva Durga Prasad Paladugu	b	print_gic_common
63f91c3cb1SSiva Durga Prasad Paladugu
64f91c3cb1SSiva Durga Prasad Paladuguprint_gicv2:
65f91c3cb1SSiva Durga Prasad Paladugu	/* Load the gicc reg list to x6 */
66f91c3cb1SSiva Durga Prasad Paladugu	adr	x6, gicc_regs
67f91c3cb1SSiva Durga Prasad Paladugu	/* Load the gicc regs to gp regs used by str_in_crash_buf_print */
68f91c3cb1SSiva Durga Prasad Paladugu	ldr	w8, [x17, #GICC_HPPIR]
69f91c3cb1SSiva Durga Prasad Paladugu	ldr	w9, [x17, #GICC_AHPPIR]
70f91c3cb1SSiva Durga Prasad Paladugu	ldr	w10, [x17, #GICC_CTLR]
71f91c3cb1SSiva Durga Prasad Paladugu	/* Store to the crash buf and print to console */
72f91c3cb1SSiva Durga Prasad Paladugu	bl	str_in_crash_buf_print
73f91c3cb1SSiva Durga Prasad Paladugu
74f91c3cb1SSiva Durga Prasad Paladuguprint_gic_common:
75f91c3cb1SSiva Durga Prasad Paladugu	/* Print the GICD_ISPENDR regs */
76f91c3cb1SSiva Durga Prasad Paladugu	add	x7, x16, #GICD_ISPENDR
77f91c3cb1SSiva Durga Prasad Paladugu	adr	x4, gicd_pend_reg
78f91c3cb1SSiva Durga Prasad Paladugu	bl	asm_print_str
79f91c3cb1SSiva Durga Prasad Paladugugicd_ispendr_loop:
80f91c3cb1SSiva Durga Prasad Paladugu	sub	x4, x7, x16
81f91c3cb1SSiva Durga Prasad Paladugu	cmp	x4, #0x280
82f91c3cb1SSiva Durga Prasad Paladugu	b.eq	exit_print_gic_regs
83f91c3cb1SSiva Durga Prasad Paladugu	bl	asm_print_hex
84f91c3cb1SSiva Durga Prasad Paladugu
85f91c3cb1SSiva Durga Prasad Paladugu	adr	x4, spacer
86f91c3cb1SSiva Durga Prasad Paladugu	bl	asm_print_str
87f91c3cb1SSiva Durga Prasad Paladugu
88f91c3cb1SSiva Durga Prasad Paladugu	ldr	x4, [x7], #8
89f91c3cb1SSiva Durga Prasad Paladugu	bl	asm_print_hex
90f91c3cb1SSiva Durga Prasad Paladugu
91f91c3cb1SSiva Durga Prasad Paladugu	adr	x4, newline
92f91c3cb1SSiva Durga Prasad Paladugu	bl	asm_print_str
93f91c3cb1SSiva Durga Prasad Paladugu	b	gicd_ispendr_loop
94f91c3cb1SSiva Durga Prasad Paladuguexit_print_gic_regs:
95f91c3cb1SSiva Durga Prasad Paladugu	.endm
96f91c3cb1SSiva Durga Prasad Paladugu
97f91c3cb1SSiva Durga Prasad Paladugu	/* ---------------------------------------------
98f91c3cb1SSiva Durga Prasad Paladugu	 * The below required platform porting macro
99f91c3cb1SSiva Durga Prasad Paladugu	 * prints out relevant GIC and CCI registers
100f91c3cb1SSiva Durga Prasad Paladugu	 * whenever an unhandled exception is taken in
101f91c3cb1SSiva Durga Prasad Paladugu	 * BL31.
102f91c3cb1SSiva Durga Prasad Paladugu	 * Clobbers: x0 - x10, x16, x17, sp
103f91c3cb1SSiva Durga Prasad Paladugu	 * ---------------------------------------------
104f91c3cb1SSiva Durga Prasad Paladugu	 */
105f91c3cb1SSiva Durga Prasad Paladugu	.macro plat_crash_print_regs
106*79953190SJay Buddhabhatti	mov_imm	x17, PLAT_ARM_GICD_BASE
107*79953190SJay Buddhabhatti	mov_imm	x16, PLAT_ARM_GICR_BASE
108f91c3cb1SSiva Durga Prasad Paladugu	versal_print_gic_regs
109f91c3cb1SSiva Durga Prasad Paladugu	.endm
110f91c3cb1SSiva Durga Prasad Paladugu
111f91c3cb1SSiva Durga Prasad Paladugu#endif /* PLAT_MACROS_S */
112