xref: /rk3399_ARM-atf/plat/xilinx/versal/bl31_versal_setup.c (revision f7c48d9e30e9444f1fdb808ae5d06ed675e335fa)
1f91c3cb1SSiva Durga Prasad Paladugu /*
20b25f404SVenkatesh Yadav Abbarapu  * Copyright (c) 2018-2021, ARM Limited and Contributors. All rights reserved.
3f91c3cb1SSiva Durga Prasad Paladugu  *
4f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
5f91c3cb1SSiva Durga Prasad Paladugu  */
6f91c3cb1SSiva Durga Prasad Paladugu 
7f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h>
8f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h>
95a8ffeabSTejas Patel #include <plat_arm.h>
10d4821739STejas Patel #include <plat_private.h>
1109d40e0eSAntonio Nino Diaz #include <bl31/bl31.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
140b25f404SVenkatesh Yadav Abbarapu #include <drivers/arm/dcc.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/console.h>
1731ce893eSVenkatesh Yadav Abbarapu #include <lib/mmio.h>
1809d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
1909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2031ce893eSVenkatesh Yadav Abbarapu #include <versal_def.h>
2131ce893eSVenkatesh Yadav Abbarapu #include <plat_private.h>
2231ce893eSVenkatesh Yadav Abbarapu #include <plat_startup.h>
23205c7ad4SVenkatesh Yadav Abbarapu #include <pm_ipi.h>
24205c7ad4SVenkatesh Yadav Abbarapu #include "pm_client.h"
25205c7ad4SVenkatesh Yadav Abbarapu #include "pm_api_sys.h"
2609d40e0eSAntonio Nino Diaz 
27f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info;
28f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info;
29f91c3cb1SSiva Durga Prasad Paladugu 
30f91c3cb1SSiva Durga Prasad Paladugu /*
31f91c3cb1SSiva Durga Prasad Paladugu  * Return a pointer to the 'entry_point_info' structure of the next image for
32f91c3cb1SSiva Durga Prasad Paladugu  * the security state specified. BL33 corresponds to the non-secure image type
33f91c3cb1SSiva Durga Prasad Paladugu  * while BL32 corresponds to the secure image type. A NULL pointer is returned
34f91c3cb1SSiva Durga Prasad Paladugu  * if the image does not exist.
35f91c3cb1SSiva Durga Prasad Paladugu  */
36f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
37f91c3cb1SSiva Durga Prasad Paladugu {
38f91c3cb1SSiva Durga Prasad Paladugu 	assert(sec_state_is_valid(type));
39f91c3cb1SSiva Durga Prasad Paladugu 
40e43258faSVenkatesh Yadav Abbarapu 	if (type == NON_SECURE) {
41f91c3cb1SSiva Durga Prasad Paladugu 		return &bl33_image_ep_info;
42e43258faSVenkatesh Yadav Abbarapu 	}
43f91c3cb1SSiva Durga Prasad Paladugu 
44f91c3cb1SSiva Durga Prasad Paladugu 	return &bl32_image_ep_info;
45f91c3cb1SSiva Durga Prasad Paladugu }
46f91c3cb1SSiva Durga Prasad Paladugu 
47f91c3cb1SSiva Durga Prasad Paladugu /*
4831ce893eSVenkatesh Yadav Abbarapu  * Set the build time defaults,if we can't find any config data.
4931ce893eSVenkatesh Yadav Abbarapu  */
5031ce893eSVenkatesh Yadav Abbarapu static inline void bl31_set_default_config(void)
5131ce893eSVenkatesh Yadav Abbarapu {
5293d46256SAbhyuday Godhasara 	bl32_image_ep_info.pc = (uintptr_t)BL32_BASE;
5393d46256SAbhyuday Godhasara 	bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry();
5493d46256SAbhyuday Godhasara 	bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint();
5593d46256SAbhyuday Godhasara 	bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX,
5631ce893eSVenkatesh Yadav Abbarapu 						    DISABLE_ALL_EXCEPTIONS);
5731ce893eSVenkatesh Yadav Abbarapu }
5831ce893eSVenkatesh Yadav Abbarapu 
5931ce893eSVenkatesh Yadav Abbarapu /*
60f91c3cb1SSiva Durga Prasad Paladugu  * Perform any BL31 specific platform actions. Here is an opportunity to copy
61f91c3cb1SSiva Durga Prasad Paladugu  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
62f91c3cb1SSiva Durga Prasad Paladugu  * are lost (potentially). This needs to be done before the MMU is initialized
63f91c3cb1SSiva Durga Prasad Paladugu  * so that the memory layout can be used while creating page tables.
64f91c3cb1SSiva Durga Prasad Paladugu  */
65f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
66f91c3cb1SSiva Durga Prasad Paladugu 				u_register_t arg2, u_register_t arg3)
67f91c3cb1SSiva Durga Prasad Paladugu {
6831ce893eSVenkatesh Yadav Abbarapu 	uint64_t atf_handoff_addr;
69205c7ad4SVenkatesh Yadav Abbarapu 	uint32_t payload[PAYLOAD_ARG_CNT], max_size = ATF_HANDOFF_PARAMS_MAX_SIZE;
70205c7ad4SVenkatesh Yadav Abbarapu 	enum pm_ret_status ret_status;
71205c7ad4SVenkatesh Yadav Abbarapu 	uint64_t addr[ATF_HANDOFF_PARAMS_MAX_SIZE];
72f91c3cb1SSiva Durga Prasad Paladugu 
732c791499SVenkatesh Yadav Abbarapu 	if (VERSAL_CONSOLE_IS(pl011) || (VERSAL_CONSOLE_IS(pl011_1))) {
740b25f404SVenkatesh Yadav Abbarapu 		static console_t versal_runtime_console;
75f91c3cb1SSiva Durga Prasad Paladugu 		/* Initialize the console to provide early debug support */
76*f7c48d9eSVenkatesh Yadav Abbarapu 		int32_t rc = console_pl011_register((uintptr_t)VERSAL_UART_BASE,
77912b7a6fSVenkatesh Yadav Abbarapu 						(uint32_t)VERSAL_UART_CLOCK,
78912b7a6fSVenkatesh Yadav Abbarapu 						(uint32_t)VERSAL_UART_BAUDRATE,
79f91c3cb1SSiva Durga Prasad Paladugu 						&versal_runtime_console);
80e43258faSVenkatesh Yadav Abbarapu 		if (rc == 0) {
81f91c3cb1SSiva Durga Prasad Paladugu 			panic();
82e43258faSVenkatesh Yadav Abbarapu 		}
83f91c3cb1SSiva Durga Prasad Paladugu 
84912b7a6fSVenkatesh Yadav Abbarapu 		console_set_scope(&versal_runtime_console, (uint32_t)(CONSOLE_FLAG_BOOT |
85b2bb3efbSAbhyuday Godhasara 				  CONSOLE_FLAG_RUNTIME));
860b25f404SVenkatesh Yadav Abbarapu 	} else if (VERSAL_CONSOLE_IS(dcc)) {
870b25f404SVenkatesh Yadav Abbarapu 		/* Initialize the dcc console for debug */
88912b7a6fSVenkatesh Yadav Abbarapu 		int32_t rc = console_dcc_register();
890b25f404SVenkatesh Yadav Abbarapu 		if (rc == 0) {
900b25f404SVenkatesh Yadav Abbarapu 			panic();
910b25f404SVenkatesh Yadav Abbarapu 		}
92bc2637e3SAbhyuday Godhasara 	} else {
93bc2637e3SAbhyuday Godhasara 		NOTICE("BL31: Did not register for any console.\n");
940b25f404SVenkatesh Yadav Abbarapu 	}
95bc2637e3SAbhyuday Godhasara 
96f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the platform config for future decision making */
97f91c3cb1SSiva Durga Prasad Paladugu 	versal_config_setup();
98f91c3cb1SSiva Durga Prasad Paladugu 	/* There are no parameters from BL2 if BL31 is a reset vector */
99f91c3cb1SSiva Durga Prasad Paladugu 	assert(arg0 == 0U);
100f91c3cb1SSiva Durga Prasad Paladugu 	assert(arg1 == 0U);
101f91c3cb1SSiva Durga Prasad Paladugu 
102f91c3cb1SSiva Durga Prasad Paladugu 	/*
103f91c3cb1SSiva Durga Prasad Paladugu 	 * Do initial security configuration to allow DRAM/device access. On
104f91c3cb1SSiva Durga Prasad Paladugu 	 * Base VERSAL only DRAM security is programmable (via TrustZone), but
105f91c3cb1SSiva Durga Prasad Paladugu 	 * other platforms might have more programmable security devices
106f91c3cb1SSiva Durga Prasad Paladugu 	 * present.
107f91c3cb1SSiva Durga Prasad Paladugu 	 */
108f91c3cb1SSiva Durga Prasad Paladugu 
109f91c3cb1SSiva Durga Prasad Paladugu 	/* Populate common information for BL32 and BL33 */
110f91c3cb1SSiva Durga Prasad Paladugu 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
111f91c3cb1SSiva Durga Prasad Paladugu 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
112f91c3cb1SSiva Durga Prasad Paladugu 	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
113f91c3cb1SSiva Durga Prasad Paladugu 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
114f91c3cb1SSiva Durga Prasad Paladugu 
115205c7ad4SVenkatesh Yadav Abbarapu 	PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS,
116205c7ad4SVenkatesh Yadav Abbarapu 			(uintptr_t)addr >> 32U, (uintptr_t)addr, max_size);
117205c7ad4SVenkatesh Yadav Abbarapu 	ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0);
118205c7ad4SVenkatesh Yadav Abbarapu 	if (ret_status == PM_RET_SUCCESS) {
119205c7ad4SVenkatesh Yadav Abbarapu 		INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status);
120205c7ad4SVenkatesh Yadav Abbarapu 		atf_handoff_addr = (uintptr_t)&addr;
121205c7ad4SVenkatesh Yadav Abbarapu 	} else {
122205c7ad4SVenkatesh Yadav Abbarapu 		ERROR("BL31: GET_HANDOFF_PARAMS Failed, read atf_handoff_addr from reg\n");
12331ce893eSVenkatesh Yadav Abbarapu 		atf_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4);
124205c7ad4SVenkatesh Yadav Abbarapu 	}
125205c7ad4SVenkatesh Yadav Abbarapu 
12631ce893eSVenkatesh Yadav Abbarapu 	enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
12731ce893eSVenkatesh Yadav Abbarapu 						  &bl33_image_ep_info,
12831ce893eSVenkatesh Yadav Abbarapu 						  atf_handoff_addr);
129abf27efaSVenkatesh Yadav Abbarapu 	if (ret == FSBL_HANDOFF_NO_STRUCT || ret == FSBL_HANDOFF_INVAL_STRUCT) {
13031ce893eSVenkatesh Yadav Abbarapu 		bl31_set_default_config();
131ea04b3feSVenkatesh Yadav Abbarapu 	} else if (ret == FSBL_HANDOFF_TOO_MANY_PARTS) {
132ea04b3feSVenkatesh Yadav Abbarapu 		ERROR("BL31: Error too many partitions %u\n", ret);
13331ce893eSVenkatesh Yadav Abbarapu 	} else if (ret != FSBL_HANDOFF_SUCCESS) {
13431ce893eSVenkatesh Yadav Abbarapu 		panic();
135bc2637e3SAbhyuday Godhasara 	} else {
136ea04b3feSVenkatesh Yadav Abbarapu 		INFO("BL31: fsbl-atf handover success %u\n", ret);
13731ce893eSVenkatesh Yadav Abbarapu 	}
138f91c3cb1SSiva Durga Prasad Paladugu 
139f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
140f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
141f91c3cb1SSiva Durga Prasad Paladugu }
142f91c3cb1SSiva Durga Prasad Paladugu 
1438b48bfb8SShubhrajyoti Datta static interrupt_type_handler_t type_el3_interrupt_handler;
1448b48bfb8SShubhrajyoti Datta 
145912b7a6fSVenkatesh Yadav Abbarapu int32_t request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
1468b48bfb8SShubhrajyoti Datta {
1478b48bfb8SShubhrajyoti Datta 	/* Validate 'handler'*/
148a62c40d4SAbhyuday Godhasara 	if (handler == NULL) {
1498b48bfb8SShubhrajyoti Datta 		return -EINVAL;
1508b48bfb8SShubhrajyoti Datta 	}
1518b48bfb8SShubhrajyoti Datta 
1528b48bfb8SShubhrajyoti Datta 	type_el3_interrupt_handler = handler;
1538b48bfb8SShubhrajyoti Datta 
1548b48bfb8SShubhrajyoti Datta 	return 0;
1558b48bfb8SShubhrajyoti Datta }
1568b48bfb8SShubhrajyoti Datta 
1578b48bfb8SShubhrajyoti Datta static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
1588b48bfb8SShubhrajyoti Datta 					  void *handle, void *cookie)
1598b48bfb8SShubhrajyoti Datta {
1608b48bfb8SShubhrajyoti Datta 	uint32_t intr_id;
1618b48bfb8SShubhrajyoti Datta 	interrupt_type_handler_t handler;
1628b48bfb8SShubhrajyoti Datta 
1638b48bfb8SShubhrajyoti Datta 	intr_id = plat_ic_get_pending_interrupt_id();
1648b48bfb8SShubhrajyoti Datta 	/* Currently we support one interrupt */
1658b48bfb8SShubhrajyoti Datta 	if (intr_id != PLAT_VERSAL_IPI_IRQ) {
1668b48bfb8SShubhrajyoti Datta 		WARN("Unexpected interrupt call: 0x%x\n", intr_id);
1678b48bfb8SShubhrajyoti Datta 		return 0;
1688b48bfb8SShubhrajyoti Datta 	}
1698b48bfb8SShubhrajyoti Datta 
1708b48bfb8SShubhrajyoti Datta 	handler = type_el3_interrupt_handler;
171a62c40d4SAbhyuday Godhasara 	if (handler != NULL) {
1728b48bfb8SShubhrajyoti Datta 		return handler(intr_id, flags, handle, cookie);
1738b48bfb8SShubhrajyoti Datta 	}
1748b48bfb8SShubhrajyoti Datta 
1758b48bfb8SShubhrajyoti Datta 	return 0;
1768b48bfb8SShubhrajyoti Datta }
177f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void)
178f91c3cb1SSiva Durga Prasad Paladugu {
179f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the gic cpu and distributor interfaces */
180f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_driver_init();
181f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_init();
182f91c3cb1SSiva Durga Prasad Paladugu }
183f91c3cb1SSiva Durga Prasad Paladugu 
184f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void)
185f91c3cb1SSiva Durga Prasad Paladugu {
1868b48bfb8SShubhrajyoti Datta 	uint64_t flags = 0;
187b2bb3efbSAbhyuday Godhasara 	int32_t rc;
1888b48bfb8SShubhrajyoti Datta 
1898b48bfb8SShubhrajyoti Datta 	set_interrupt_rm_flag(flags, NON_SECURE);
1908b48bfb8SShubhrajyoti Datta 	rc = register_interrupt_type_handler(INTR_TYPE_EL3,
1918b48bfb8SShubhrajyoti Datta 					     rdo_el3_interrupt_handler, flags);
192a62c40d4SAbhyuday Godhasara 	if (rc != 0) {
1938b48bfb8SShubhrajyoti Datta 		panic();
1948b48bfb8SShubhrajyoti Datta 	}
195f91c3cb1SSiva Durga Prasad Paladugu }
196f91c3cb1SSiva Durga Prasad Paladugu 
197f91c3cb1SSiva Durga Prasad Paladugu /*
198f91c3cb1SSiva Durga Prasad Paladugu  * Perform the very early platform specific architectural setup here.
199f91c3cb1SSiva Durga Prasad Paladugu  */
200f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void)
201f91c3cb1SSiva Durga Prasad Paladugu {
2025a8ffeabSTejas Patel 	plat_arm_interconnect_init();
2035a8ffeabSTejas Patel 	plat_arm_interconnect_enter_coherency();
2045a8ffeabSTejas Patel 
205f91c3cb1SSiva Durga Prasad Paladugu 	const mmap_region_t bl_regions[] = {
206f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
207f91c3cb1SSiva Durga Prasad Paladugu 			MT_MEMORY | MT_RW | MT_SECURE),
208f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
209f91c3cb1SSiva Durga Prasad Paladugu 				MT_CODE | MT_SECURE),
210f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
211f91c3cb1SSiva Durga Prasad Paladugu 				MT_RO_DATA | MT_SECURE),
212f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
213f91c3cb1SSiva Durga Prasad Paladugu 				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
214f91c3cb1SSiva Durga Prasad Paladugu 				MT_DEVICE | MT_RW | MT_SECURE),
215f91c3cb1SSiva Durga Prasad Paladugu 		{0}
216f91c3cb1SSiva Durga Prasad Paladugu 	};
217f91c3cb1SSiva Durga Prasad Paladugu 
218f91c3cb1SSiva Durga Prasad Paladugu 	setup_page_tables(bl_regions, plat_versal_get_mmap());
219f91c3cb1SSiva Durga Prasad Paladugu 	enable_mmu_el3(0);
220f91c3cb1SSiva Durga Prasad Paladugu }
221