xref: /rk3399_ARM-atf/plat/xilinx/versal/bl31_versal_setup.c (revision e497421d7f1e13d15313d1ca71a8e91f370cce1e)
1f91c3cb1SSiva Durga Prasad Paladugu /*
20b25f404SVenkatesh Yadav Abbarapu  * Copyright (c) 2018-2021, ARM Limited and Contributors. All rights reserved.
3*e497421dSTanmay Shah  * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
4*e497421dSTanmay Shah  * Copyright (c) 2022, Advanced Micro Devices, Inc. All rights reserved.
5f91c3cb1SSiva Durga Prasad Paladugu  *
6f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
7f91c3cb1SSiva Durga Prasad Paladugu  */
8f91c3cb1SSiva Durga Prasad Paladugu 
9f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h>
10f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h>
115a8ffeabSTejas Patel #include <plat_arm.h>
12d4821739STejas Patel #include <plat_private.h>
1309d40e0eSAntonio Nino Diaz #include <bl31/bl31.h>
1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1509d40e0eSAntonio Nino Diaz #include <common/debug.h>
160b25f404SVenkatesh Yadav Abbarapu #include <drivers/arm/dcc.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1809d40e0eSAntonio Nino Diaz #include <drivers/console.h>
1931ce893eSVenkatesh Yadav Abbarapu #include <lib/mmio.h>
2009d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2231ce893eSVenkatesh Yadav Abbarapu #include <versal_def.h>
2331ce893eSVenkatesh Yadav Abbarapu #include <plat_private.h>
2431ce893eSVenkatesh Yadav Abbarapu #include <plat_startup.h>
25205c7ad4SVenkatesh Yadav Abbarapu #include <pm_ipi.h>
26205c7ad4SVenkatesh Yadav Abbarapu #include "pm_client.h"
27205c7ad4SVenkatesh Yadav Abbarapu #include "pm_api_sys.h"
2809d40e0eSAntonio Nino Diaz 
29f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info;
30f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info;
31f91c3cb1SSiva Durga Prasad Paladugu 
32f91c3cb1SSiva Durga Prasad Paladugu /*
33f91c3cb1SSiva Durga Prasad Paladugu  * Return a pointer to the 'entry_point_info' structure of the next image for
34f91c3cb1SSiva Durga Prasad Paladugu  * the security state specified. BL33 corresponds to the non-secure image type
35f91c3cb1SSiva Durga Prasad Paladugu  * while BL32 corresponds to the secure image type. A NULL pointer is returned
36f91c3cb1SSiva Durga Prasad Paladugu  * if the image does not exist.
37f91c3cb1SSiva Durga Prasad Paladugu  */
38f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
39f91c3cb1SSiva Durga Prasad Paladugu {
40f91c3cb1SSiva Durga Prasad Paladugu 	assert(sec_state_is_valid(type));
41f91c3cb1SSiva Durga Prasad Paladugu 
42e43258faSVenkatesh Yadav Abbarapu 	if (type == NON_SECURE) {
43f91c3cb1SSiva Durga Prasad Paladugu 		return &bl33_image_ep_info;
44e43258faSVenkatesh Yadav Abbarapu 	}
45f91c3cb1SSiva Durga Prasad Paladugu 
46f91c3cb1SSiva Durga Prasad Paladugu 	return &bl32_image_ep_info;
47f91c3cb1SSiva Durga Prasad Paladugu }
48f91c3cb1SSiva Durga Prasad Paladugu 
49f91c3cb1SSiva Durga Prasad Paladugu /*
5031ce893eSVenkatesh Yadav Abbarapu  * Set the build time defaults,if we can't find any config data.
5131ce893eSVenkatesh Yadav Abbarapu  */
5231ce893eSVenkatesh Yadav Abbarapu static inline void bl31_set_default_config(void)
5331ce893eSVenkatesh Yadav Abbarapu {
5493d46256SAbhyuday Godhasara 	bl32_image_ep_info.pc = (uintptr_t)BL32_BASE;
5593d46256SAbhyuday Godhasara 	bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry();
5693d46256SAbhyuday Godhasara 	bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint();
5793d46256SAbhyuday Godhasara 	bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX,
5831ce893eSVenkatesh Yadav Abbarapu 						    DISABLE_ALL_EXCEPTIONS);
5931ce893eSVenkatesh Yadav Abbarapu }
6031ce893eSVenkatesh Yadav Abbarapu 
6131ce893eSVenkatesh Yadav Abbarapu /*
62f91c3cb1SSiva Durga Prasad Paladugu  * Perform any BL31 specific platform actions. Here is an opportunity to copy
63f91c3cb1SSiva Durga Prasad Paladugu  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
64f91c3cb1SSiva Durga Prasad Paladugu  * are lost (potentially). This needs to be done before the MMU is initialized
65f91c3cb1SSiva Durga Prasad Paladugu  * so that the memory layout can be used while creating page tables.
66f91c3cb1SSiva Durga Prasad Paladugu  */
67f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
68f91c3cb1SSiva Durga Prasad Paladugu 				u_register_t arg2, u_register_t arg3)
69f91c3cb1SSiva Durga Prasad Paladugu {
7031ce893eSVenkatesh Yadav Abbarapu 	uint64_t atf_handoff_addr;
71205c7ad4SVenkatesh Yadav Abbarapu 	uint32_t payload[PAYLOAD_ARG_CNT], max_size = ATF_HANDOFF_PARAMS_MAX_SIZE;
72205c7ad4SVenkatesh Yadav Abbarapu 	enum pm_ret_status ret_status;
73205c7ad4SVenkatesh Yadav Abbarapu 	uint64_t addr[ATF_HANDOFF_PARAMS_MAX_SIZE];
74f91c3cb1SSiva Durga Prasad Paladugu 
752c791499SVenkatesh Yadav Abbarapu 	if (VERSAL_CONSOLE_IS(pl011) || (VERSAL_CONSOLE_IS(pl011_1))) {
760b25f404SVenkatesh Yadav Abbarapu 		static console_t versal_runtime_console;
77f91c3cb1SSiva Durga Prasad Paladugu 		/* Initialize the console to provide early debug support */
78f7c48d9eSVenkatesh Yadav Abbarapu 		int32_t rc = console_pl011_register((uintptr_t)VERSAL_UART_BASE,
79912b7a6fSVenkatesh Yadav Abbarapu 						(uint32_t)VERSAL_UART_CLOCK,
80912b7a6fSVenkatesh Yadav Abbarapu 						(uint32_t)VERSAL_UART_BAUDRATE,
81f91c3cb1SSiva Durga Prasad Paladugu 						&versal_runtime_console);
82e43258faSVenkatesh Yadav Abbarapu 		if (rc == 0) {
83f91c3cb1SSiva Durga Prasad Paladugu 			panic();
84e43258faSVenkatesh Yadav Abbarapu 		}
85f91c3cb1SSiva Durga Prasad Paladugu 
86912b7a6fSVenkatesh Yadav Abbarapu 		console_set_scope(&versal_runtime_console, (uint32_t)(CONSOLE_FLAG_BOOT |
87b2bb3efbSAbhyuday Godhasara 				  CONSOLE_FLAG_RUNTIME));
880b25f404SVenkatesh Yadav Abbarapu 	} else if (VERSAL_CONSOLE_IS(dcc)) {
890b25f404SVenkatesh Yadav Abbarapu 		/* Initialize the dcc console for debug */
90912b7a6fSVenkatesh Yadav Abbarapu 		int32_t rc = console_dcc_register();
910b25f404SVenkatesh Yadav Abbarapu 		if (rc == 0) {
920b25f404SVenkatesh Yadav Abbarapu 			panic();
930b25f404SVenkatesh Yadav Abbarapu 		}
94bc2637e3SAbhyuday Godhasara 	} else {
95bc2637e3SAbhyuday Godhasara 		NOTICE("BL31: Did not register for any console.\n");
960b25f404SVenkatesh Yadav Abbarapu 	}
97bc2637e3SAbhyuday Godhasara 
98f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the platform config for future decision making */
99f91c3cb1SSiva Durga Prasad Paladugu 	versal_config_setup();
100f91c3cb1SSiva Durga Prasad Paladugu 	/* There are no parameters from BL2 if BL31 is a reset vector */
101f91c3cb1SSiva Durga Prasad Paladugu 	assert(arg0 == 0U);
102f91c3cb1SSiva Durga Prasad Paladugu 	assert(arg1 == 0U);
103f91c3cb1SSiva Durga Prasad Paladugu 
104f91c3cb1SSiva Durga Prasad Paladugu 	/*
105f91c3cb1SSiva Durga Prasad Paladugu 	 * Do initial security configuration to allow DRAM/device access. On
106f91c3cb1SSiva Durga Prasad Paladugu 	 * Base VERSAL only DRAM security is programmable (via TrustZone), but
107f91c3cb1SSiva Durga Prasad Paladugu 	 * other platforms might have more programmable security devices
108f91c3cb1SSiva Durga Prasad Paladugu 	 * present.
109f91c3cb1SSiva Durga Prasad Paladugu 	 */
110f91c3cb1SSiva Durga Prasad Paladugu 
111f91c3cb1SSiva Durga Prasad Paladugu 	/* Populate common information for BL32 and BL33 */
112f91c3cb1SSiva Durga Prasad Paladugu 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
113f91c3cb1SSiva Durga Prasad Paladugu 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
114f91c3cb1SSiva Durga Prasad Paladugu 	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
115f91c3cb1SSiva Durga Prasad Paladugu 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
116f91c3cb1SSiva Durga Prasad Paladugu 
117205c7ad4SVenkatesh Yadav Abbarapu 	PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS,
118205c7ad4SVenkatesh Yadav Abbarapu 			(uintptr_t)addr >> 32U, (uintptr_t)addr, max_size);
119205c7ad4SVenkatesh Yadav Abbarapu 	ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0);
120205c7ad4SVenkatesh Yadav Abbarapu 	if (ret_status == PM_RET_SUCCESS) {
121205c7ad4SVenkatesh Yadav Abbarapu 		INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status);
122205c7ad4SVenkatesh Yadav Abbarapu 		atf_handoff_addr = (uintptr_t)&addr;
123205c7ad4SVenkatesh Yadav Abbarapu 	} else {
124205c7ad4SVenkatesh Yadav Abbarapu 		ERROR("BL31: GET_HANDOFF_PARAMS Failed, read atf_handoff_addr from reg\n");
12531ce893eSVenkatesh Yadav Abbarapu 		atf_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4);
126205c7ad4SVenkatesh Yadav Abbarapu 	}
127205c7ad4SVenkatesh Yadav Abbarapu 
12831ce893eSVenkatesh Yadav Abbarapu 	enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
12931ce893eSVenkatesh Yadav Abbarapu 						  &bl33_image_ep_info,
13031ce893eSVenkatesh Yadav Abbarapu 						  atf_handoff_addr);
131abf27efaSVenkatesh Yadav Abbarapu 	if (ret == FSBL_HANDOFF_NO_STRUCT || ret == FSBL_HANDOFF_INVAL_STRUCT) {
13231ce893eSVenkatesh Yadav Abbarapu 		bl31_set_default_config();
133ea04b3feSVenkatesh Yadav Abbarapu 	} else if (ret == FSBL_HANDOFF_TOO_MANY_PARTS) {
134ea04b3feSVenkatesh Yadav Abbarapu 		ERROR("BL31: Error too many partitions %u\n", ret);
13531ce893eSVenkatesh Yadav Abbarapu 	} else if (ret != FSBL_HANDOFF_SUCCESS) {
13631ce893eSVenkatesh Yadav Abbarapu 		panic();
137bc2637e3SAbhyuday Godhasara 	} else {
138ea04b3feSVenkatesh Yadav Abbarapu 		INFO("BL31: fsbl-atf handover success %u\n", ret);
13931ce893eSVenkatesh Yadav Abbarapu 	}
140f91c3cb1SSiva Durga Prasad Paladugu 
141f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
142f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
143f91c3cb1SSiva Durga Prasad Paladugu }
144f91c3cb1SSiva Durga Prasad Paladugu 
145*e497421dSTanmay Shah static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
1468b48bfb8SShubhrajyoti Datta 
147*e497421dSTanmay Shah int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
1488b48bfb8SShubhrajyoti Datta {
149*e497421dSTanmay Shah 	static uint32_t index;
150*e497421dSTanmay Shah 	uint32_t i;
151*e497421dSTanmay Shah 
152*e497421dSTanmay Shah 	/* Validate 'handler' and 'id' parameters */
153*e497421dSTanmay Shah 	if (handler == NULL || index >= MAX_INTR_EL3) {
1548b48bfb8SShubhrajyoti Datta 		return -EINVAL;
1558b48bfb8SShubhrajyoti Datta 	}
1568b48bfb8SShubhrajyoti Datta 
157*e497421dSTanmay Shah 	/* Check if a handler has already been registered */
158*e497421dSTanmay Shah 	for (i = 0; i < index; i++) {
159*e497421dSTanmay Shah 		if (id == type_el3_interrupt_table[i].id) {
160*e497421dSTanmay Shah 			return -EALREADY;
161*e497421dSTanmay Shah 		}
162*e497421dSTanmay Shah 	}
163*e497421dSTanmay Shah 
164*e497421dSTanmay Shah 	type_el3_interrupt_table[index].id = id;
165*e497421dSTanmay Shah 	type_el3_interrupt_table[index].handler = handler;
166*e497421dSTanmay Shah 
167*e497421dSTanmay Shah 	index++;
1688b48bfb8SShubhrajyoti Datta 
1698b48bfb8SShubhrajyoti Datta 	return 0;
1708b48bfb8SShubhrajyoti Datta }
1718b48bfb8SShubhrajyoti Datta 
1728b48bfb8SShubhrajyoti Datta static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
1738b48bfb8SShubhrajyoti Datta 					  void *handle, void *cookie)
1748b48bfb8SShubhrajyoti Datta {
1758b48bfb8SShubhrajyoti Datta 	uint32_t intr_id;
176*e497421dSTanmay Shah 	uint32_t i;
177*e497421dSTanmay Shah 	interrupt_type_handler_t handler = NULL;
1788b48bfb8SShubhrajyoti Datta 
1798b48bfb8SShubhrajyoti Datta 	intr_id = plat_ic_get_pending_interrupt_id();
180*e497421dSTanmay Shah 
181*e497421dSTanmay Shah 	for (i = 0; i < MAX_INTR_EL3; i++) {
182*e497421dSTanmay Shah 		if (intr_id == type_el3_interrupt_table[i].id) {
183*e497421dSTanmay Shah 			handler = type_el3_interrupt_table[i].handler;
184*e497421dSTanmay Shah 		}
1858b48bfb8SShubhrajyoti Datta 	}
1868b48bfb8SShubhrajyoti Datta 
187*e497421dSTanmay Shah 	if (handler != NULL)
188*e497421dSTanmay Shah 		handler(intr_id, flags, handle, cookie);
1898b48bfb8SShubhrajyoti Datta 
1908b48bfb8SShubhrajyoti Datta 	return 0;
1918b48bfb8SShubhrajyoti Datta }
192f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void)
193f91c3cb1SSiva Durga Prasad Paladugu {
194f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the gic cpu and distributor interfaces */
195f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_driver_init();
196f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_init();
197f91c3cb1SSiva Durga Prasad Paladugu }
198f91c3cb1SSiva Durga Prasad Paladugu 
199f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void)
200f91c3cb1SSiva Durga Prasad Paladugu {
2018b48bfb8SShubhrajyoti Datta 	uint64_t flags = 0;
202b2bb3efbSAbhyuday Godhasara 	int32_t rc;
2038b48bfb8SShubhrajyoti Datta 
2048b48bfb8SShubhrajyoti Datta 	set_interrupt_rm_flag(flags, NON_SECURE);
2058b48bfb8SShubhrajyoti Datta 	rc = register_interrupt_type_handler(INTR_TYPE_EL3,
2068b48bfb8SShubhrajyoti Datta 					     rdo_el3_interrupt_handler, flags);
207a62c40d4SAbhyuday Godhasara 	if (rc != 0) {
2088b48bfb8SShubhrajyoti Datta 		panic();
2098b48bfb8SShubhrajyoti Datta 	}
210f91c3cb1SSiva Durga Prasad Paladugu }
211f91c3cb1SSiva Durga Prasad Paladugu 
212f91c3cb1SSiva Durga Prasad Paladugu /*
213f91c3cb1SSiva Durga Prasad Paladugu  * Perform the very early platform specific architectural setup here.
214f91c3cb1SSiva Durga Prasad Paladugu  */
215f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void)
216f91c3cb1SSiva Durga Prasad Paladugu {
2175a8ffeabSTejas Patel 	plat_arm_interconnect_init();
2185a8ffeabSTejas Patel 	plat_arm_interconnect_enter_coherency();
2195a8ffeabSTejas Patel 
220f91c3cb1SSiva Durga Prasad Paladugu 	const mmap_region_t bl_regions[] = {
221f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
222f91c3cb1SSiva Durga Prasad Paladugu 			MT_MEMORY | MT_RW | MT_SECURE),
223f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
224f91c3cb1SSiva Durga Prasad Paladugu 				MT_CODE | MT_SECURE),
225f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
226f91c3cb1SSiva Durga Prasad Paladugu 				MT_RO_DATA | MT_SECURE),
227f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
228f91c3cb1SSiva Durga Prasad Paladugu 				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
229f91c3cb1SSiva Durga Prasad Paladugu 				MT_DEVICE | MT_RW | MT_SECURE),
230f91c3cb1SSiva Durga Prasad Paladugu 		{0}
231f91c3cb1SSiva Durga Prasad Paladugu 	};
232f91c3cb1SSiva Durga Prasad Paladugu 
233f91c3cb1SSiva Durga Prasad Paladugu 	setup_page_tables(bl_regions, plat_versal_get_mmap());
234f91c3cb1SSiva Durga Prasad Paladugu 	enable_mmu_el3(0);
235f91c3cb1SSiva Durga Prasad Paladugu }
236