1f91c3cb1SSiva Durga Prasad Paladugu /* 248932c3cSSalman Nabi * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved. 3e497421dSTanmay Shah * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. 409ac1ca2SMaheedhar Bollapalli * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved. 5f91c3cb1SSiva Durga Prasad Paladugu * 6f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause 7f91c3cb1SSiva Durga Prasad Paladugu */ 8f91c3cb1SSiva Durga Prasad Paladugu 9f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h> 10f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h> 1101a326abSPrasad Kummari 1209d40e0eSAntonio Nino Diaz #include <bl31/bl31.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509ac1ca2SMaheedhar Bollapalli #include <drivers/generic_delay_timer.h> 1631ce893eSVenkatesh Yadav Abbarapu #include <lib/mmio.h> 170e9f54e5SMichal Simek #include <lib/xlat_tables/xlat_tables_v2.h> 1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1901a326abSPrasad Kummari #include <plat_arm.h> 207c36fbccSPrasad Kummari #include <plat_console.h> 21f000744eSPrasad Kummari #include <plat_clkfunc.h> 2201a326abSPrasad Kummari 2356d1857eSAmit Nagal #include <plat_fdt.h> 2431ce893eSVenkatesh Yadav Abbarapu #include <plat_private.h> 2531ce893eSVenkatesh Yadav Abbarapu #include <plat_startup.h> 26205c7ad4SVenkatesh Yadav Abbarapu #include "pm_api_sys.h" 2701a326abSPrasad Kummari #include "pm_client.h" 2801a326abSPrasad Kummari #include <pm_ipi.h> 2901a326abSPrasad Kummari #include <versal_def.h> 3009d40e0eSAntonio Nino Diaz 31f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info; 32f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info; 33f91c3cb1SSiva Durga Prasad Paladugu 34f91c3cb1SSiva Durga Prasad Paladugu /* 35f91c3cb1SSiva Durga Prasad Paladugu * Return a pointer to the 'entry_point_info' structure of the next image for 36f91c3cb1SSiva Durga Prasad Paladugu * the security state specified. BL33 corresponds to the non-secure image type 37f91c3cb1SSiva Durga Prasad Paladugu * while BL32 corresponds to the secure image type. A NULL pointer is returned 38f91c3cb1SSiva Durga Prasad Paladugu * if the image does not exist. 39f91c3cb1SSiva Durga Prasad Paladugu */ 40f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 41f91c3cb1SSiva Durga Prasad Paladugu { 42f91c3cb1SSiva Durga Prasad Paladugu assert(sec_state_is_valid(type)); 43f91c3cb1SSiva Durga Prasad Paladugu 44e43258faSVenkatesh Yadav Abbarapu if (type == NON_SECURE) { 45f91c3cb1SSiva Durga Prasad Paladugu return &bl33_image_ep_info; 46e43258faSVenkatesh Yadav Abbarapu } 47f91c3cb1SSiva Durga Prasad Paladugu 48f91c3cb1SSiva Durga Prasad Paladugu return &bl32_image_ep_info; 49f91c3cb1SSiva Durga Prasad Paladugu } 50f91c3cb1SSiva Durga Prasad Paladugu 51f91c3cb1SSiva Durga Prasad Paladugu /* 5231ce893eSVenkatesh Yadav Abbarapu * Set the build time defaults,if we can't find any config data. 5331ce893eSVenkatesh Yadav Abbarapu */ 5431ce893eSVenkatesh Yadav Abbarapu static inline void bl31_set_default_config(void) 5531ce893eSVenkatesh Yadav Abbarapu { 5693d46256SAbhyuday Godhasara bl32_image_ep_info.pc = (uintptr_t)BL32_BASE; 5793d46256SAbhyuday Godhasara bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry(); 5893d46256SAbhyuday Godhasara bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint(); 5993d46256SAbhyuday Godhasara bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX, 6031ce893eSVenkatesh Yadav Abbarapu DISABLE_ALL_EXCEPTIONS); 6131ce893eSVenkatesh Yadav Abbarapu } 6231ce893eSVenkatesh Yadav Abbarapu 6331ce893eSVenkatesh Yadav Abbarapu /* 64f91c3cb1SSiva Durga Prasad Paladugu * Perform any BL31 specific platform actions. Here is an opportunity to copy 65f91c3cb1SSiva Durga Prasad Paladugu * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 66f91c3cb1SSiva Durga Prasad Paladugu * are lost (potentially). This needs to be done before the MMU is initialized 67f91c3cb1SSiva Durga Prasad Paladugu * so that the memory layout can be used while creating page tables. 68f91c3cb1SSiva Durga Prasad Paladugu */ 69f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 70f91c3cb1SSiva Durga Prasad Paladugu u_register_t arg2, u_register_t arg3) 71f91c3cb1SSiva Durga Prasad Paladugu { 72*ab9aab38SMaheedhar Bollapalli (void)arg0; 73*ab9aab38SMaheedhar Bollapalli (void)arg1; 74*ab9aab38SMaheedhar Bollapalli (void)arg2; 75*ab9aab38SMaheedhar Bollapalli (void)arg3; 76c8be2240SPrasad Kummari uint64_t tfa_handoff_addr; 77b9d26cd3SPrasad Kummari uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE; 78205c7ad4SVenkatesh Yadav Abbarapu enum pm_ret_status ret_status; 79b9d26cd3SPrasad Kummari uint64_t addr[HANDOFF_PARAMS_MAX_SIZE]; 80f91c3cb1SSiva Durga Prasad Paladugu 81f91c3cb1SSiva Durga Prasad Paladugu /* 82f91c3cb1SSiva Durga Prasad Paladugu * Do initial security configuration to allow DRAM/device access. On 83f91c3cb1SSiva Durga Prasad Paladugu * Base VERSAL only DRAM security is programmable (via TrustZone), but 84f91c3cb1SSiva Durga Prasad Paladugu * other platforms might have more programmable security devices 85f91c3cb1SSiva Durga Prasad Paladugu * present. 86f91c3cb1SSiva Durga Prasad Paladugu */ 8709ac1ca2SMaheedhar Bollapalli versal_config_setup(); 8809ac1ca2SMaheedhar Bollapalli 8909ac1ca2SMaheedhar Bollapalli /* Initialize the platform config for future decision making */ 9009ac1ca2SMaheedhar Bollapalli board_detection(); 9109ac1ca2SMaheedhar Bollapalli 9209ac1ca2SMaheedhar Bollapalli switch (platform_id) { 9309ac1ca2SMaheedhar Bollapalli case VERSAL_SPP: 9409ac1ca2SMaheedhar Bollapalli cpu_clock = 2720000; 9509ac1ca2SMaheedhar Bollapalli break; 9609ac1ca2SMaheedhar Bollapalli case VERSAL_EMU: 9709ac1ca2SMaheedhar Bollapalli cpu_clock = 212000; 9809ac1ca2SMaheedhar Bollapalli break; 9909ac1ca2SMaheedhar Bollapalli case VERSAL_QEMU: 10009ac1ca2SMaheedhar Bollapalli case VERSAL_SILICON: 10109ac1ca2SMaheedhar Bollapalli cpu_clock = 100000000; 10209ac1ca2SMaheedhar Bollapalli break; 10309ac1ca2SMaheedhar Bollapalli default: 10409ac1ca2SMaheedhar Bollapalli panic(); 10509ac1ca2SMaheedhar Bollapalli } 10609ac1ca2SMaheedhar Bollapalli set_cnt_freq(); 10709ac1ca2SMaheedhar Bollapalli 10809ac1ca2SMaheedhar Bollapalli generic_delay_timer_init(); 10909ac1ca2SMaheedhar Bollapalli 11009ac1ca2SMaheedhar Bollapalli setup_console(); 11109ac1ca2SMaheedhar Bollapalli 11209ac1ca2SMaheedhar Bollapalli NOTICE("TF-A running on %s %d\n", board_name_decode(), platform_version); 113f91c3cb1SSiva Durga Prasad Paladugu 114f91c3cb1SSiva Durga Prasad Paladugu /* Populate common information for BL32 and BL33 */ 115f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 116f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 117f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); 118f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 119f91c3cb1SSiva Durga Prasad Paladugu 120205c7ad4SVenkatesh Yadav Abbarapu PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS, 121205c7ad4SVenkatesh Yadav Abbarapu (uintptr_t)addr >> 32U, (uintptr_t)addr, max_size); 122205c7ad4SVenkatesh Yadav Abbarapu ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0); 123205c7ad4SVenkatesh Yadav Abbarapu if (ret_status == PM_RET_SUCCESS) { 124205c7ad4SVenkatesh Yadav Abbarapu INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status); 125c8be2240SPrasad Kummari tfa_handoff_addr = (uintptr_t)&addr; 126205c7ad4SVenkatesh Yadav Abbarapu } else { 127c8be2240SPrasad Kummari ERROR("BL31: GET_HANDOFF_PARAMS Failed, read tfa_handoff_addr from reg\n"); 128c8be2240SPrasad Kummari tfa_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4); 129205c7ad4SVenkatesh Yadav Abbarapu } 130205c7ad4SVenkatesh Yadav Abbarapu 131b9d26cd3SPrasad Kummari enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info, 13231ce893eSVenkatesh Yadav Abbarapu &bl33_image_ep_info, 133c8be2240SPrasad Kummari tfa_handoff_addr); 134b9d26cd3SPrasad Kummari if (ret == XBL_HANDOFF_NO_STRUCT || ret == XBL_HANDOFF_INVAL_STRUCT) { 13531ce893eSVenkatesh Yadav Abbarapu bl31_set_default_config(); 136b9d26cd3SPrasad Kummari } else if (ret == XBL_HANDOFF_TOO_MANY_PARTS) { 137ea04b3feSVenkatesh Yadav Abbarapu ERROR("BL31: Error too many partitions %u\n", ret); 138b9d26cd3SPrasad Kummari } else if (ret != XBL_HANDOFF_SUCCESS) { 13931ce893eSVenkatesh Yadav Abbarapu panic(); 140bc2637e3SAbhyuday Godhasara } else { 1410fe002c9SAkshay Belsare INFO("BL31: PLM to TF-A handover success %u\n", ret); 14231ce893eSVenkatesh Yadav Abbarapu } 143f91c3cb1SSiva Durga Prasad Paladugu 144f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); 145f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); 146f91c3cb1SSiva Durga Prasad Paladugu } 147f91c3cb1SSiva Durga Prasad Paladugu 148e497421dSTanmay Shah static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3]; 1498b48bfb8SShubhrajyoti Datta 150e497421dSTanmay Shah int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler) 1518b48bfb8SShubhrajyoti Datta { 152e497421dSTanmay Shah static uint32_t index; 153e497421dSTanmay Shah uint32_t i; 154e497421dSTanmay Shah 155e497421dSTanmay Shah /* Validate 'handler' and 'id' parameters */ 156e497421dSTanmay Shah if (handler == NULL || index >= MAX_INTR_EL3) { 1578b48bfb8SShubhrajyoti Datta return -EINVAL; 1588b48bfb8SShubhrajyoti Datta } 1598b48bfb8SShubhrajyoti Datta 160e497421dSTanmay Shah /* Check if a handler has already been registered */ 161e497421dSTanmay Shah for (i = 0; i < index; i++) { 162e497421dSTanmay Shah if (id == type_el3_interrupt_table[i].id) { 163e497421dSTanmay Shah return -EALREADY; 164e497421dSTanmay Shah } 165e497421dSTanmay Shah } 166e497421dSTanmay Shah 167e497421dSTanmay Shah type_el3_interrupt_table[index].id = id; 168e497421dSTanmay Shah type_el3_interrupt_table[index].handler = handler; 169e497421dSTanmay Shah 170e497421dSTanmay Shah index++; 1718b48bfb8SShubhrajyoti Datta 1728b48bfb8SShubhrajyoti Datta return 0; 1738b48bfb8SShubhrajyoti Datta } 1748b48bfb8SShubhrajyoti Datta 1758b48bfb8SShubhrajyoti Datta static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags, 1768b48bfb8SShubhrajyoti Datta void *handle, void *cookie) 1778b48bfb8SShubhrajyoti Datta { 178*ab9aab38SMaheedhar Bollapalli (void)id; 1798b48bfb8SShubhrajyoti Datta uint32_t intr_id; 180e497421dSTanmay Shah uint32_t i; 181e497421dSTanmay Shah interrupt_type_handler_t handler = NULL; 1828b48bfb8SShubhrajyoti Datta 1838b48bfb8SShubhrajyoti Datta intr_id = plat_ic_get_pending_interrupt_id(); 184e497421dSTanmay Shah 185e497421dSTanmay Shah for (i = 0; i < MAX_INTR_EL3; i++) { 186e497421dSTanmay Shah if (intr_id == type_el3_interrupt_table[i].id) { 187e497421dSTanmay Shah handler = type_el3_interrupt_table[i].handler; 188e497421dSTanmay Shah } 1898b48bfb8SShubhrajyoti Datta } 1908b48bfb8SShubhrajyoti Datta 19168ffcd1bSMichal Simek if (handler != NULL) { 19268ffcd1bSMichal Simek return handler(intr_id, flags, handle, cookie); 19368ffcd1bSMichal Simek } 1948b48bfb8SShubhrajyoti Datta 1958b48bfb8SShubhrajyoti Datta return 0; 1968b48bfb8SShubhrajyoti Datta } 19756d1857eSAmit Nagal 198f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void) 199f91c3cb1SSiva Durga Prasad Paladugu { 20056d1857eSAmit Nagal prepare_dtb(); 20156d1857eSAmit Nagal 202f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the gic cpu and distributor interfaces */ 203f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_driver_init(); 204f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_init(); 205f91c3cb1SSiva Durga Prasad Paladugu } 206f91c3cb1SSiva Durga Prasad Paladugu 207f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void) 208f91c3cb1SSiva Durga Prasad Paladugu { 2098b48bfb8SShubhrajyoti Datta uint64_t flags = 0; 210b2bb3efbSAbhyuday Godhasara int32_t rc; 2118b48bfb8SShubhrajyoti Datta 2128b48bfb8SShubhrajyoti Datta set_interrupt_rm_flag(flags, NON_SECURE); 2138b48bfb8SShubhrajyoti Datta rc = register_interrupt_type_handler(INTR_TYPE_EL3, 2148b48bfb8SShubhrajyoti Datta rdo_el3_interrupt_handler, flags); 215a62c40d4SAbhyuday Godhasara if (rc != 0) { 2168b48bfb8SShubhrajyoti Datta panic(); 2178b48bfb8SShubhrajyoti Datta } 218f91c3cb1SSiva Durga Prasad Paladugu } 219f91c3cb1SSiva Durga Prasad Paladugu 220f91c3cb1SSiva Durga Prasad Paladugu /* 221f91c3cb1SSiva Durga Prasad Paladugu * Perform the very early platform specific architectural setup here. 222f91c3cb1SSiva Durga Prasad Paladugu */ 223f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void) 224f91c3cb1SSiva Durga Prasad Paladugu { 2255a8ffeabSTejas Patel plat_arm_interconnect_init(); 2265a8ffeabSTejas Patel plat_arm_interconnect_enter_coherency(); 2275a8ffeabSTejas Patel 228f91c3cb1SSiva Durga Prasad Paladugu const mmap_region_t bl_regions[] = { 2297ca7fb1bSAmit Nagal #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE) && \ 2307ca7fb1bSAmit Nagal (!defined(PLAT_XLAT_TABLES_DYNAMIC))) 23156d1857eSAmit Nagal MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE, 23256d1857eSAmit Nagal MT_MEMORY | MT_RW | MT_NS), 23356d1857eSAmit Nagal #endif 234f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 235f91c3cb1SSiva Durga Prasad Paladugu MT_MEMORY | MT_RW | MT_SECURE), 236f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 237f91c3cb1SSiva Durga Prasad Paladugu MT_CODE | MT_SECURE), 238f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, 239f91c3cb1SSiva Durga Prasad Paladugu MT_RO_DATA | MT_SECURE), 240f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 241f91c3cb1SSiva Durga Prasad Paladugu BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 242f91c3cb1SSiva Durga Prasad Paladugu MT_DEVICE | MT_RW | MT_SECURE), 243f91c3cb1SSiva Durga Prasad Paladugu {0} 244f91c3cb1SSiva Durga Prasad Paladugu }; 245f91c3cb1SSiva Durga Prasad Paladugu 24651564354SPrasad Kummari setup_page_tables(bl_regions, plat_get_mmap()); 2470e9f54e5SMichal Simek enable_mmu(0); 248f91c3cb1SSiva Durga Prasad Paladugu } 249