1f91c3cb1SSiva Durga Prasad Paladugu /* 2619bc13eSMichal Simek * Copyright (c) 2018-2021, Arm Limited and Contributors. All rights reserved. 3e497421dSTanmay Shah * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. 4079c6e24SAkshay Belsare * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 5f91c3cb1SSiva Durga Prasad Paladugu * 6f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause 7f91c3cb1SSiva Durga Prasad Paladugu */ 8f91c3cb1SSiva Durga Prasad Paladugu 9f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h> 10f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h> 1101a326abSPrasad Kummari 1209d40e0eSAntonio Nino Diaz #include <bl31/bl31.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1531ce893eSVenkatesh Yadav Abbarapu #include <lib/mmio.h> 160e9f54e5SMichal Simek #include <lib/xlat_tables/xlat_tables_v2.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1801a326abSPrasad Kummari #include <plat_arm.h> 19*7c36fbccSPrasad Kummari #include <plat_console.h> 2001a326abSPrasad Kummari 2156d1857eSAmit Nagal #include <plat_fdt.h> 2231ce893eSVenkatesh Yadav Abbarapu #include <plat_private.h> 2331ce893eSVenkatesh Yadav Abbarapu #include <plat_startup.h> 24205c7ad4SVenkatesh Yadav Abbarapu #include "pm_api_sys.h" 2501a326abSPrasad Kummari #include "pm_client.h" 2601a326abSPrasad Kummari #include <pm_ipi.h> 2701a326abSPrasad Kummari #include <versal_def.h> 2809d40e0eSAntonio Nino Diaz 29f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info; 30f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info; 31f91c3cb1SSiva Durga Prasad Paladugu 32f91c3cb1SSiva Durga Prasad Paladugu /* 33f91c3cb1SSiva Durga Prasad Paladugu * Return a pointer to the 'entry_point_info' structure of the next image for 34f91c3cb1SSiva Durga Prasad Paladugu * the security state specified. BL33 corresponds to the non-secure image type 35f91c3cb1SSiva Durga Prasad Paladugu * while BL32 corresponds to the secure image type. A NULL pointer is returned 36f91c3cb1SSiva Durga Prasad Paladugu * if the image does not exist. 37f91c3cb1SSiva Durga Prasad Paladugu */ 38f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 39f91c3cb1SSiva Durga Prasad Paladugu { 40f91c3cb1SSiva Durga Prasad Paladugu assert(sec_state_is_valid(type)); 41f91c3cb1SSiva Durga Prasad Paladugu 42e43258faSVenkatesh Yadav Abbarapu if (type == NON_SECURE) { 43f91c3cb1SSiva Durga Prasad Paladugu return &bl33_image_ep_info; 44e43258faSVenkatesh Yadav Abbarapu } 45f91c3cb1SSiva Durga Prasad Paladugu 46f91c3cb1SSiva Durga Prasad Paladugu return &bl32_image_ep_info; 47f91c3cb1SSiva Durga Prasad Paladugu } 48f91c3cb1SSiva Durga Prasad Paladugu 49f91c3cb1SSiva Durga Prasad Paladugu /* 5031ce893eSVenkatesh Yadav Abbarapu * Set the build time defaults,if we can't find any config data. 5131ce893eSVenkatesh Yadav Abbarapu */ 5231ce893eSVenkatesh Yadav Abbarapu static inline void bl31_set_default_config(void) 5331ce893eSVenkatesh Yadav Abbarapu { 5493d46256SAbhyuday Godhasara bl32_image_ep_info.pc = (uintptr_t)BL32_BASE; 5593d46256SAbhyuday Godhasara bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry(); 5693d46256SAbhyuday Godhasara bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint(); 5793d46256SAbhyuday Godhasara bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX, 5831ce893eSVenkatesh Yadav Abbarapu DISABLE_ALL_EXCEPTIONS); 5931ce893eSVenkatesh Yadav Abbarapu } 6031ce893eSVenkatesh Yadav Abbarapu 6131ce893eSVenkatesh Yadav Abbarapu /* 62f91c3cb1SSiva Durga Prasad Paladugu * Perform any BL31 specific platform actions. Here is an opportunity to copy 63f91c3cb1SSiva Durga Prasad Paladugu * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 64f91c3cb1SSiva Durga Prasad Paladugu * are lost (potentially). This needs to be done before the MMU is initialized 65f91c3cb1SSiva Durga Prasad Paladugu * so that the memory layout can be used while creating page tables. 66f91c3cb1SSiva Durga Prasad Paladugu */ 67f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 68f91c3cb1SSiva Durga Prasad Paladugu u_register_t arg2, u_register_t arg3) 69f91c3cb1SSiva Durga Prasad Paladugu { 70c8be2240SPrasad Kummari uint64_t tfa_handoff_addr; 71b9d26cd3SPrasad Kummari uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE; 72205c7ad4SVenkatesh Yadav Abbarapu enum pm_ret_status ret_status; 73b9d26cd3SPrasad Kummari uint64_t addr[HANDOFF_PARAMS_MAX_SIZE]; 74f91c3cb1SSiva Durga Prasad Paladugu 75*7c36fbccSPrasad Kummari setup_console(); 76bc2637e3SAbhyuday Godhasara 77f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the platform config for future decision making */ 78f91c3cb1SSiva Durga Prasad Paladugu versal_config_setup(); 79f91c3cb1SSiva Durga Prasad Paladugu 80079c6e24SAkshay Belsare /* Get platform related information */ 81079c6e24SAkshay Belsare board_detection(); 82079c6e24SAkshay Belsare 83f91c3cb1SSiva Durga Prasad Paladugu /* 84f91c3cb1SSiva Durga Prasad Paladugu * Do initial security configuration to allow DRAM/device access. On 85f91c3cb1SSiva Durga Prasad Paladugu * Base VERSAL only DRAM security is programmable (via TrustZone), but 86f91c3cb1SSiva Durga Prasad Paladugu * other platforms might have more programmable security devices 87f91c3cb1SSiva Durga Prasad Paladugu * present. 88f91c3cb1SSiva Durga Prasad Paladugu */ 89f91c3cb1SSiva Durga Prasad Paladugu 90f91c3cb1SSiva Durga Prasad Paladugu /* Populate common information for BL32 and BL33 */ 91f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 92f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 93f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); 94f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 95f91c3cb1SSiva Durga Prasad Paladugu 96205c7ad4SVenkatesh Yadav Abbarapu PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS, 97205c7ad4SVenkatesh Yadav Abbarapu (uintptr_t)addr >> 32U, (uintptr_t)addr, max_size); 98205c7ad4SVenkatesh Yadav Abbarapu ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0); 99205c7ad4SVenkatesh Yadav Abbarapu if (ret_status == PM_RET_SUCCESS) { 100205c7ad4SVenkatesh Yadav Abbarapu INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status); 101c8be2240SPrasad Kummari tfa_handoff_addr = (uintptr_t)&addr; 102205c7ad4SVenkatesh Yadav Abbarapu } else { 103c8be2240SPrasad Kummari ERROR("BL31: GET_HANDOFF_PARAMS Failed, read tfa_handoff_addr from reg\n"); 104c8be2240SPrasad Kummari tfa_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4); 105205c7ad4SVenkatesh Yadav Abbarapu } 106205c7ad4SVenkatesh Yadav Abbarapu 107b9d26cd3SPrasad Kummari enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info, 10831ce893eSVenkatesh Yadav Abbarapu &bl33_image_ep_info, 109c8be2240SPrasad Kummari tfa_handoff_addr); 110b9d26cd3SPrasad Kummari if (ret == XBL_HANDOFF_NO_STRUCT || ret == XBL_HANDOFF_INVAL_STRUCT) { 11131ce893eSVenkatesh Yadav Abbarapu bl31_set_default_config(); 112b9d26cd3SPrasad Kummari } else if (ret == XBL_HANDOFF_TOO_MANY_PARTS) { 113ea04b3feSVenkatesh Yadav Abbarapu ERROR("BL31: Error too many partitions %u\n", ret); 114b9d26cd3SPrasad Kummari } else if (ret != XBL_HANDOFF_SUCCESS) { 11531ce893eSVenkatesh Yadav Abbarapu panic(); 116bc2637e3SAbhyuday Godhasara } else { 1170fe002c9SAkshay Belsare INFO("BL31: PLM to TF-A handover success %u\n", ret); 11831ce893eSVenkatesh Yadav Abbarapu } 119f91c3cb1SSiva Durga Prasad Paladugu 120f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); 121f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); 122f91c3cb1SSiva Durga Prasad Paladugu } 123f91c3cb1SSiva Durga Prasad Paladugu 124e497421dSTanmay Shah static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3]; 1258b48bfb8SShubhrajyoti Datta 126e497421dSTanmay Shah int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler) 1278b48bfb8SShubhrajyoti Datta { 128e497421dSTanmay Shah static uint32_t index; 129e497421dSTanmay Shah uint32_t i; 130e497421dSTanmay Shah 131e497421dSTanmay Shah /* Validate 'handler' and 'id' parameters */ 132e497421dSTanmay Shah if (handler == NULL || index >= MAX_INTR_EL3) { 1338b48bfb8SShubhrajyoti Datta return -EINVAL; 1348b48bfb8SShubhrajyoti Datta } 1358b48bfb8SShubhrajyoti Datta 136e497421dSTanmay Shah /* Check if a handler has already been registered */ 137e497421dSTanmay Shah for (i = 0; i < index; i++) { 138e497421dSTanmay Shah if (id == type_el3_interrupt_table[i].id) { 139e497421dSTanmay Shah return -EALREADY; 140e497421dSTanmay Shah } 141e497421dSTanmay Shah } 142e497421dSTanmay Shah 143e497421dSTanmay Shah type_el3_interrupt_table[index].id = id; 144e497421dSTanmay Shah type_el3_interrupt_table[index].handler = handler; 145e497421dSTanmay Shah 146e497421dSTanmay Shah index++; 1478b48bfb8SShubhrajyoti Datta 1488b48bfb8SShubhrajyoti Datta return 0; 1498b48bfb8SShubhrajyoti Datta } 1508b48bfb8SShubhrajyoti Datta 1518b48bfb8SShubhrajyoti Datta static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags, 1528b48bfb8SShubhrajyoti Datta void *handle, void *cookie) 1538b48bfb8SShubhrajyoti Datta { 1548b48bfb8SShubhrajyoti Datta uint32_t intr_id; 155e497421dSTanmay Shah uint32_t i; 156e497421dSTanmay Shah interrupt_type_handler_t handler = NULL; 1578b48bfb8SShubhrajyoti Datta 1588b48bfb8SShubhrajyoti Datta intr_id = plat_ic_get_pending_interrupt_id(); 159e497421dSTanmay Shah 160e497421dSTanmay Shah for (i = 0; i < MAX_INTR_EL3; i++) { 161e497421dSTanmay Shah if (intr_id == type_el3_interrupt_table[i].id) { 162e497421dSTanmay Shah handler = type_el3_interrupt_table[i].handler; 163e497421dSTanmay Shah } 1648b48bfb8SShubhrajyoti Datta } 1658b48bfb8SShubhrajyoti Datta 16668ffcd1bSMichal Simek if (handler != NULL) { 16768ffcd1bSMichal Simek return handler(intr_id, flags, handle, cookie); 16868ffcd1bSMichal Simek } 1698b48bfb8SShubhrajyoti Datta 1708b48bfb8SShubhrajyoti Datta return 0; 1718b48bfb8SShubhrajyoti Datta } 17256d1857eSAmit Nagal 173f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void) 174f91c3cb1SSiva Durga Prasad Paladugu { 17556d1857eSAmit Nagal prepare_dtb(); 17656d1857eSAmit Nagal 177f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the gic cpu and distributor interfaces */ 178f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_driver_init(); 179f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_init(); 180f91c3cb1SSiva Durga Prasad Paladugu } 181f91c3cb1SSiva Durga Prasad Paladugu 182f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void) 183f91c3cb1SSiva Durga Prasad Paladugu { 1848b48bfb8SShubhrajyoti Datta uint64_t flags = 0; 185b2bb3efbSAbhyuday Godhasara int32_t rc; 1868b48bfb8SShubhrajyoti Datta 1878b48bfb8SShubhrajyoti Datta set_interrupt_rm_flag(flags, NON_SECURE); 1888b48bfb8SShubhrajyoti Datta rc = register_interrupt_type_handler(INTR_TYPE_EL3, 1898b48bfb8SShubhrajyoti Datta rdo_el3_interrupt_handler, flags); 190a62c40d4SAbhyuday Godhasara if (rc != 0) { 1918b48bfb8SShubhrajyoti Datta panic(); 1928b48bfb8SShubhrajyoti Datta } 193f91c3cb1SSiva Durga Prasad Paladugu } 194f91c3cb1SSiva Durga Prasad Paladugu 195f91c3cb1SSiva Durga Prasad Paladugu /* 196f91c3cb1SSiva Durga Prasad Paladugu * Perform the very early platform specific architectural setup here. 197f91c3cb1SSiva Durga Prasad Paladugu */ 198f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void) 199f91c3cb1SSiva Durga Prasad Paladugu { 2005a8ffeabSTejas Patel plat_arm_interconnect_init(); 2015a8ffeabSTejas Patel plat_arm_interconnect_enter_coherency(); 2025a8ffeabSTejas Patel 203f91c3cb1SSiva Durga Prasad Paladugu const mmap_region_t bl_regions[] = { 2047ca7fb1bSAmit Nagal #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE) && \ 2057ca7fb1bSAmit Nagal (!defined(PLAT_XLAT_TABLES_DYNAMIC))) 20656d1857eSAmit Nagal MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE, 20756d1857eSAmit Nagal MT_MEMORY | MT_RW | MT_NS), 20856d1857eSAmit Nagal #endif 209f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 210f91c3cb1SSiva Durga Prasad Paladugu MT_MEMORY | MT_RW | MT_SECURE), 211f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 212f91c3cb1SSiva Durga Prasad Paladugu MT_CODE | MT_SECURE), 213f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, 214f91c3cb1SSiva Durga Prasad Paladugu MT_RO_DATA | MT_SECURE), 215f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 216f91c3cb1SSiva Durga Prasad Paladugu BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 217f91c3cb1SSiva Durga Prasad Paladugu MT_DEVICE | MT_RW | MT_SECURE), 218f91c3cb1SSiva Durga Prasad Paladugu {0} 219f91c3cb1SSiva Durga Prasad Paladugu }; 220f91c3cb1SSiva Durga Prasad Paladugu 221f91c3cb1SSiva Durga Prasad Paladugu setup_page_tables(bl_regions, plat_versal_get_mmap()); 2220e9f54e5SMichal Simek enable_mmu(0); 223f91c3cb1SSiva Durga Prasad Paladugu } 224