1f91c3cb1SSiva Durga Prasad Paladugu /* 2d4821739STejas Patel * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved. 3f91c3cb1SSiva Durga Prasad Paladugu * 4f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause 5f91c3cb1SSiva Durga Prasad Paladugu */ 6f91c3cb1SSiva Durga Prasad Paladugu 7f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h> 8f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h> 9*5a8ffeabSTejas Patel #include <plat_arm.h> 10d4821739STejas Patel #include <plat_private.h> 1109d40e0eSAntonio Nino Diaz #include <bl31/bl31.h> 1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 1409d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/console.h> 1609d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1809d40e0eSAntonio Nino Diaz 19f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info; 20f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info; 21f91c3cb1SSiva Durga Prasad Paladugu static console_pl011_t versal_runtime_console; 22f91c3cb1SSiva Durga Prasad Paladugu 23f91c3cb1SSiva Durga Prasad Paladugu /* 24f91c3cb1SSiva Durga Prasad Paladugu * Return a pointer to the 'entry_point_info' structure of the next image for 25f91c3cb1SSiva Durga Prasad Paladugu * the security state specified. BL33 corresponds to the non-secure image type 26f91c3cb1SSiva Durga Prasad Paladugu * while BL32 corresponds to the secure image type. A NULL pointer is returned 27f91c3cb1SSiva Durga Prasad Paladugu * if the image does not exist. 28f91c3cb1SSiva Durga Prasad Paladugu */ 29f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 30f91c3cb1SSiva Durga Prasad Paladugu { 31f91c3cb1SSiva Durga Prasad Paladugu assert(sec_state_is_valid(type)); 32f91c3cb1SSiva Durga Prasad Paladugu 33f91c3cb1SSiva Durga Prasad Paladugu if (type == NON_SECURE) 34f91c3cb1SSiva Durga Prasad Paladugu return &bl33_image_ep_info; 35f91c3cb1SSiva Durga Prasad Paladugu 36f91c3cb1SSiva Durga Prasad Paladugu return &bl32_image_ep_info; 37f91c3cb1SSiva Durga Prasad Paladugu } 38f91c3cb1SSiva Durga Prasad Paladugu 39f91c3cb1SSiva Durga Prasad Paladugu /* 40f91c3cb1SSiva Durga Prasad Paladugu * Perform any BL31 specific platform actions. Here is an opportunity to copy 41f91c3cb1SSiva Durga Prasad Paladugu * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 42f91c3cb1SSiva Durga Prasad Paladugu * are lost (potentially). This needs to be done before the MMU is initialized 43f91c3cb1SSiva Durga Prasad Paladugu * so that the memory layout can be used while creating page tables. 44f91c3cb1SSiva Durga Prasad Paladugu */ 45f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 46f91c3cb1SSiva Durga Prasad Paladugu u_register_t arg2, u_register_t arg3) 47f91c3cb1SSiva Durga Prasad Paladugu { 48f91c3cb1SSiva Durga Prasad Paladugu 49f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the console to provide early debug support */ 50f91c3cb1SSiva Durga Prasad Paladugu int rc = console_pl011_register(VERSAL_UART_BASE, 51f91c3cb1SSiva Durga Prasad Paladugu VERSAL_UART_CLOCK, 52f91c3cb1SSiva Durga Prasad Paladugu VERSAL_UART_BAUDRATE, 53f91c3cb1SSiva Durga Prasad Paladugu &versal_runtime_console); 54f91c3cb1SSiva Durga Prasad Paladugu if (rc == 0) 55f91c3cb1SSiva Durga Prasad Paladugu panic(); 56f91c3cb1SSiva Durga Prasad Paladugu 57f91c3cb1SSiva Durga Prasad Paladugu console_set_scope(&versal_runtime_console.console, CONSOLE_FLAG_BOOT | 58f91c3cb1SSiva Durga Prasad Paladugu CONSOLE_FLAG_RUNTIME); 59f91c3cb1SSiva Durga Prasad Paladugu 60f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the platform config for future decision making */ 61f91c3cb1SSiva Durga Prasad Paladugu versal_config_setup(); 62f91c3cb1SSiva Durga Prasad Paladugu /* There are no parameters from BL2 if BL31 is a reset vector */ 63f91c3cb1SSiva Durga Prasad Paladugu assert(arg0 == 0U); 64f91c3cb1SSiva Durga Prasad Paladugu assert(arg1 == 0U); 65f91c3cb1SSiva Durga Prasad Paladugu 66f91c3cb1SSiva Durga Prasad Paladugu /* 67f91c3cb1SSiva Durga Prasad Paladugu * Do initial security configuration to allow DRAM/device access. On 68f91c3cb1SSiva Durga Prasad Paladugu * Base VERSAL only DRAM security is programmable (via TrustZone), but 69f91c3cb1SSiva Durga Prasad Paladugu * other platforms might have more programmable security devices 70f91c3cb1SSiva Durga Prasad Paladugu * present. 71f91c3cb1SSiva Durga Prasad Paladugu */ 72f91c3cb1SSiva Durga Prasad Paladugu 73f91c3cb1SSiva Durga Prasad Paladugu /* Populate common information for BL32 and BL33 */ 74f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 75f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 76f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); 77f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 78f91c3cb1SSiva Durga Prasad Paladugu 79f91c3cb1SSiva Durga Prasad Paladugu /* use build time defaults in JTAG boot mode */ 80f91c3cb1SSiva Durga Prasad Paladugu bl32_image_ep_info.pc = BL32_BASE; 81f91c3cb1SSiva Durga Prasad Paladugu bl32_image_ep_info.spsr = 0; 82f91c3cb1SSiva Durga Prasad Paladugu bl33_image_ep_info.pc = plat_get_ns_image_entrypoint(); 83f91c3cb1SSiva Durga Prasad Paladugu bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX, 84f91c3cb1SSiva Durga Prasad Paladugu DISABLE_ALL_EXCEPTIONS); 85f91c3cb1SSiva Durga Prasad Paladugu 86f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); 87f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); 88f91c3cb1SSiva Durga Prasad Paladugu } 89f91c3cb1SSiva Durga Prasad Paladugu 90f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void) 91f91c3cb1SSiva Durga Prasad Paladugu { 92f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the gic cpu and distributor interfaces */ 93f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_driver_init(); 94f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_init(); 95f91c3cb1SSiva Durga Prasad Paladugu } 96f91c3cb1SSiva Durga Prasad Paladugu 97f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void) 98f91c3cb1SSiva Durga Prasad Paladugu { 99f91c3cb1SSiva Durga Prasad Paladugu } 100f91c3cb1SSiva Durga Prasad Paladugu 101f91c3cb1SSiva Durga Prasad Paladugu /* 102f91c3cb1SSiva Durga Prasad Paladugu * Perform the very early platform specific architectural setup here. 103f91c3cb1SSiva Durga Prasad Paladugu */ 104f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void) 105f91c3cb1SSiva Durga Prasad Paladugu { 106*5a8ffeabSTejas Patel plat_arm_interconnect_init(); 107*5a8ffeabSTejas Patel plat_arm_interconnect_enter_coherency(); 108*5a8ffeabSTejas Patel 109f91c3cb1SSiva Durga Prasad Paladugu const mmap_region_t bl_regions[] = { 110f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 111f91c3cb1SSiva Durga Prasad Paladugu MT_MEMORY | MT_RW | MT_SECURE), 112f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 113f91c3cb1SSiva Durga Prasad Paladugu MT_CODE | MT_SECURE), 114f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, 115f91c3cb1SSiva Durga Prasad Paladugu MT_RO_DATA | MT_SECURE), 116f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 117f91c3cb1SSiva Durga Prasad Paladugu BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 118f91c3cb1SSiva Durga Prasad Paladugu MT_DEVICE | MT_RW | MT_SECURE), 119f91c3cb1SSiva Durga Prasad Paladugu {0} 120f91c3cb1SSiva Durga Prasad Paladugu }; 121f91c3cb1SSiva Durga Prasad Paladugu 122f91c3cb1SSiva Durga Prasad Paladugu setup_page_tables(bl_regions, plat_versal_get_mmap()); 123f91c3cb1SSiva Durga Prasad Paladugu enable_mmu_el3(0); 124f91c3cb1SSiva Durga Prasad Paladugu } 125