1f91c3cb1SSiva Durga Prasad Paladugu /* 2*48932c3cSSalman Nabi * Copyright (c) 2018-2024, Arm Limited and Contributors. All rights reserved. 3e497421dSTanmay Shah * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved. 4079c6e24SAkshay Belsare * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved. 5f91c3cb1SSiva Durga Prasad Paladugu * 6f91c3cb1SSiva Durga Prasad Paladugu * SPDX-License-Identifier: BSD-3-Clause 7f91c3cb1SSiva Durga Prasad Paladugu */ 8f91c3cb1SSiva Durga Prasad Paladugu 9f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h> 10f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h> 1101a326abSPrasad Kummari 1209d40e0eSAntonio Nino Diaz #include <bl31/bl31.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1531ce893eSVenkatesh Yadav Abbarapu #include <lib/mmio.h> 160e9f54e5SMichal Simek #include <lib/xlat_tables/xlat_tables_v2.h> 1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1801a326abSPrasad Kummari #include <plat_arm.h> 197c36fbccSPrasad Kummari #include <plat_console.h> 20f000744eSPrasad Kummari #include <plat_clkfunc.h> 2101a326abSPrasad Kummari 2256d1857eSAmit Nagal #include <plat_fdt.h> 2331ce893eSVenkatesh Yadav Abbarapu #include <plat_private.h> 2431ce893eSVenkatesh Yadav Abbarapu #include <plat_startup.h> 25205c7ad4SVenkatesh Yadav Abbarapu #include "pm_api_sys.h" 2601a326abSPrasad Kummari #include "pm_client.h" 2701a326abSPrasad Kummari #include <pm_ipi.h> 2801a326abSPrasad Kummari #include <versal_def.h> 2909d40e0eSAntonio Nino Diaz 30f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info; 31f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info; 32f91c3cb1SSiva Durga Prasad Paladugu 33f91c3cb1SSiva Durga Prasad Paladugu /* 34f91c3cb1SSiva Durga Prasad Paladugu * Return a pointer to the 'entry_point_info' structure of the next image for 35f91c3cb1SSiva Durga Prasad Paladugu * the security state specified. BL33 corresponds to the non-secure image type 36f91c3cb1SSiva Durga Prasad Paladugu * while BL32 corresponds to the secure image type. A NULL pointer is returned 37f91c3cb1SSiva Durga Prasad Paladugu * if the image does not exist. 38f91c3cb1SSiva Durga Prasad Paladugu */ 39f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 40f91c3cb1SSiva Durga Prasad Paladugu { 41f91c3cb1SSiva Durga Prasad Paladugu assert(sec_state_is_valid(type)); 42f91c3cb1SSiva Durga Prasad Paladugu 43e43258faSVenkatesh Yadav Abbarapu if (type == NON_SECURE) { 44f91c3cb1SSiva Durga Prasad Paladugu return &bl33_image_ep_info; 45e43258faSVenkatesh Yadav Abbarapu } 46f91c3cb1SSiva Durga Prasad Paladugu 47f91c3cb1SSiva Durga Prasad Paladugu return &bl32_image_ep_info; 48f91c3cb1SSiva Durga Prasad Paladugu } 49f91c3cb1SSiva Durga Prasad Paladugu 50f91c3cb1SSiva Durga Prasad Paladugu /* 5131ce893eSVenkatesh Yadav Abbarapu * Set the build time defaults,if we can't find any config data. 5231ce893eSVenkatesh Yadav Abbarapu */ 5331ce893eSVenkatesh Yadav Abbarapu static inline void bl31_set_default_config(void) 5431ce893eSVenkatesh Yadav Abbarapu { 5593d46256SAbhyuday Godhasara bl32_image_ep_info.pc = (uintptr_t)BL32_BASE; 5693d46256SAbhyuday Godhasara bl32_image_ep_info.spsr = (uint32_t)arm_get_spsr_for_bl32_entry(); 5793d46256SAbhyuday Godhasara bl33_image_ep_info.pc = (uintptr_t)plat_get_ns_image_entrypoint(); 5893d46256SAbhyuday Godhasara bl33_image_ep_info.spsr = (uint32_t)SPSR_64(MODE_EL2, MODE_SP_ELX, 5931ce893eSVenkatesh Yadav Abbarapu DISABLE_ALL_EXCEPTIONS); 6031ce893eSVenkatesh Yadav Abbarapu } 6131ce893eSVenkatesh Yadav Abbarapu 6231ce893eSVenkatesh Yadav Abbarapu /* 63f91c3cb1SSiva Durga Prasad Paladugu * Perform any BL31 specific platform actions. Here is an opportunity to copy 64f91c3cb1SSiva Durga Prasad Paladugu * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 65f91c3cb1SSiva Durga Prasad Paladugu * are lost (potentially). This needs to be done before the MMU is initialized 66f91c3cb1SSiva Durga Prasad Paladugu * so that the memory layout can be used while creating page tables. 67f91c3cb1SSiva Durga Prasad Paladugu */ 68f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 69f91c3cb1SSiva Durga Prasad Paladugu u_register_t arg2, u_register_t arg3) 70f91c3cb1SSiva Durga Prasad Paladugu { 71c8be2240SPrasad Kummari uint64_t tfa_handoff_addr; 72b9d26cd3SPrasad Kummari uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE; 73205c7ad4SVenkatesh Yadav Abbarapu enum pm_ret_status ret_status; 74b9d26cd3SPrasad Kummari uint64_t addr[HANDOFF_PARAMS_MAX_SIZE]; 75f91c3cb1SSiva Durga Prasad Paladugu 76f000744eSPrasad Kummari set_cnt_freq(); 77f000744eSPrasad Kummari 787c36fbccSPrasad Kummari setup_console(); 79bc2637e3SAbhyuday Godhasara 80f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the platform config for future decision making */ 81f91c3cb1SSiva Durga Prasad Paladugu versal_config_setup(); 82f91c3cb1SSiva Durga Prasad Paladugu 83079c6e24SAkshay Belsare /* Get platform related information */ 84079c6e24SAkshay Belsare board_detection(); 85079c6e24SAkshay Belsare 86f91c3cb1SSiva Durga Prasad Paladugu /* 87f91c3cb1SSiva Durga Prasad Paladugu * Do initial security configuration to allow DRAM/device access. On 88f91c3cb1SSiva Durga Prasad Paladugu * Base VERSAL only DRAM security is programmable (via TrustZone), but 89f91c3cb1SSiva Durga Prasad Paladugu * other platforms might have more programmable security devices 90f91c3cb1SSiva Durga Prasad Paladugu * present. 91f91c3cb1SSiva Durga Prasad Paladugu */ 92f91c3cb1SSiva Durga Prasad Paladugu 93f91c3cb1SSiva Durga Prasad Paladugu /* Populate common information for BL32 and BL33 */ 94f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 95f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 96f91c3cb1SSiva Durga Prasad Paladugu SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); 97f91c3cb1SSiva Durga Prasad Paladugu SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 98f91c3cb1SSiva Durga Prasad Paladugu 99205c7ad4SVenkatesh Yadav Abbarapu PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS, 100205c7ad4SVenkatesh Yadav Abbarapu (uintptr_t)addr >> 32U, (uintptr_t)addr, max_size); 101205c7ad4SVenkatesh Yadav Abbarapu ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0); 102205c7ad4SVenkatesh Yadav Abbarapu if (ret_status == PM_RET_SUCCESS) { 103205c7ad4SVenkatesh Yadav Abbarapu INFO("BL31: GET_HANDOFF_PARAMS call success=%d\n", ret_status); 104c8be2240SPrasad Kummari tfa_handoff_addr = (uintptr_t)&addr; 105205c7ad4SVenkatesh Yadav Abbarapu } else { 106c8be2240SPrasad Kummari ERROR("BL31: GET_HANDOFF_PARAMS Failed, read tfa_handoff_addr from reg\n"); 107c8be2240SPrasad Kummari tfa_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4); 108205c7ad4SVenkatesh Yadav Abbarapu } 109205c7ad4SVenkatesh Yadav Abbarapu 110b9d26cd3SPrasad Kummari enum xbl_handoff ret = xbl_handover(&bl32_image_ep_info, 11131ce893eSVenkatesh Yadav Abbarapu &bl33_image_ep_info, 112c8be2240SPrasad Kummari tfa_handoff_addr); 113b9d26cd3SPrasad Kummari if (ret == XBL_HANDOFF_NO_STRUCT || ret == XBL_HANDOFF_INVAL_STRUCT) { 11431ce893eSVenkatesh Yadav Abbarapu bl31_set_default_config(); 115b9d26cd3SPrasad Kummari } else if (ret == XBL_HANDOFF_TOO_MANY_PARTS) { 116ea04b3feSVenkatesh Yadav Abbarapu ERROR("BL31: Error too many partitions %u\n", ret); 117b9d26cd3SPrasad Kummari } else if (ret != XBL_HANDOFF_SUCCESS) { 11831ce893eSVenkatesh Yadav Abbarapu panic(); 119bc2637e3SAbhyuday Godhasara } else { 1200fe002c9SAkshay Belsare INFO("BL31: PLM to TF-A handover success %u\n", ret); 1217ff4d4fbSPrasad Kummari 1227ff4d4fbSPrasad Kummari /* 1237ff4d4fbSPrasad Kummari * The BL32 load address is indicated as 0x0 in the handoff 1247ff4d4fbSPrasad Kummari * parameters, which is different from the default/user-provided 1257ff4d4fbSPrasad Kummari * load address of 0x60000000 but the flags are correctly 1267ff4d4fbSPrasad Kummari * configured. Consequently, in this scenario, set the PC 1277ff4d4fbSPrasad Kummari * to the requested BL32_BASE address. 1287ff4d4fbSPrasad Kummari */ 1297ff4d4fbSPrasad Kummari 1307ff4d4fbSPrasad Kummari /* TODO: Remove the following check once this is fixed from PLM */ 1317ff4d4fbSPrasad Kummari if (bl32_image_ep_info.pc == 0 && bl32_image_ep_info.spsr != 0) { 1327ff4d4fbSPrasad Kummari bl32_image_ep_info.pc = (uintptr_t)BL32_BASE; 1337ff4d4fbSPrasad Kummari } 13431ce893eSVenkatesh Yadav Abbarapu } 135f91c3cb1SSiva Durga Prasad Paladugu 136f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc); 137f91c3cb1SSiva Durga Prasad Paladugu NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc); 138f91c3cb1SSiva Durga Prasad Paladugu } 139f91c3cb1SSiva Durga Prasad Paladugu 140e497421dSTanmay Shah static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3]; 1418b48bfb8SShubhrajyoti Datta 142e497421dSTanmay Shah int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler) 1438b48bfb8SShubhrajyoti Datta { 144e497421dSTanmay Shah static uint32_t index; 145e497421dSTanmay Shah uint32_t i; 146e497421dSTanmay Shah 147e497421dSTanmay Shah /* Validate 'handler' and 'id' parameters */ 148e497421dSTanmay Shah if (handler == NULL || index >= MAX_INTR_EL3) { 1498b48bfb8SShubhrajyoti Datta return -EINVAL; 1508b48bfb8SShubhrajyoti Datta } 1518b48bfb8SShubhrajyoti Datta 152e497421dSTanmay Shah /* Check if a handler has already been registered */ 153e497421dSTanmay Shah for (i = 0; i < index; i++) { 154e497421dSTanmay Shah if (id == type_el3_interrupt_table[i].id) { 155e497421dSTanmay Shah return -EALREADY; 156e497421dSTanmay Shah } 157e497421dSTanmay Shah } 158e497421dSTanmay Shah 159e497421dSTanmay Shah type_el3_interrupt_table[index].id = id; 160e497421dSTanmay Shah type_el3_interrupt_table[index].handler = handler; 161e497421dSTanmay Shah 162e497421dSTanmay Shah index++; 1638b48bfb8SShubhrajyoti Datta 1648b48bfb8SShubhrajyoti Datta return 0; 1658b48bfb8SShubhrajyoti Datta } 1668b48bfb8SShubhrajyoti Datta 1678b48bfb8SShubhrajyoti Datta static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags, 1688b48bfb8SShubhrajyoti Datta void *handle, void *cookie) 1698b48bfb8SShubhrajyoti Datta { 1708b48bfb8SShubhrajyoti Datta uint32_t intr_id; 171e497421dSTanmay Shah uint32_t i; 172e497421dSTanmay Shah interrupt_type_handler_t handler = NULL; 1738b48bfb8SShubhrajyoti Datta 1748b48bfb8SShubhrajyoti Datta intr_id = plat_ic_get_pending_interrupt_id(); 175e497421dSTanmay Shah 176e497421dSTanmay Shah for (i = 0; i < MAX_INTR_EL3; i++) { 177e497421dSTanmay Shah if (intr_id == type_el3_interrupt_table[i].id) { 178e497421dSTanmay Shah handler = type_el3_interrupt_table[i].handler; 179e497421dSTanmay Shah } 1808b48bfb8SShubhrajyoti Datta } 1818b48bfb8SShubhrajyoti Datta 18268ffcd1bSMichal Simek if (handler != NULL) { 18368ffcd1bSMichal Simek return handler(intr_id, flags, handle, cookie); 18468ffcd1bSMichal Simek } 1858b48bfb8SShubhrajyoti Datta 1868b48bfb8SShubhrajyoti Datta return 0; 1878b48bfb8SShubhrajyoti Datta } 18856d1857eSAmit Nagal 189f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void) 190f91c3cb1SSiva Durga Prasad Paladugu { 19156d1857eSAmit Nagal prepare_dtb(); 19256d1857eSAmit Nagal 193f91c3cb1SSiva Durga Prasad Paladugu /* Initialize the gic cpu and distributor interfaces */ 194f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_driver_init(); 195f91c3cb1SSiva Durga Prasad Paladugu plat_versal_gic_init(); 196f91c3cb1SSiva Durga Prasad Paladugu } 197f91c3cb1SSiva Durga Prasad Paladugu 198f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void) 199f91c3cb1SSiva Durga Prasad Paladugu { 2008b48bfb8SShubhrajyoti Datta uint64_t flags = 0; 201b2bb3efbSAbhyuday Godhasara int32_t rc; 2028b48bfb8SShubhrajyoti Datta 2038b48bfb8SShubhrajyoti Datta set_interrupt_rm_flag(flags, NON_SECURE); 2048b48bfb8SShubhrajyoti Datta rc = register_interrupt_type_handler(INTR_TYPE_EL3, 2058b48bfb8SShubhrajyoti Datta rdo_el3_interrupt_handler, flags); 206a62c40d4SAbhyuday Godhasara if (rc != 0) { 2078b48bfb8SShubhrajyoti Datta panic(); 2088b48bfb8SShubhrajyoti Datta } 2099c1c8f01SMichal Simek 210*48932c3cSSalman Nabi console_flush(); 2119c1c8f01SMichal Simek console_switch_state(CONSOLE_FLAG_RUNTIME); 212f91c3cb1SSiva Durga Prasad Paladugu } 213f91c3cb1SSiva Durga Prasad Paladugu 214f91c3cb1SSiva Durga Prasad Paladugu /* 215f91c3cb1SSiva Durga Prasad Paladugu * Perform the very early platform specific architectural setup here. 216f91c3cb1SSiva Durga Prasad Paladugu */ 217f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void) 218f91c3cb1SSiva Durga Prasad Paladugu { 2195a8ffeabSTejas Patel plat_arm_interconnect_init(); 2205a8ffeabSTejas Patel plat_arm_interconnect_enter_coherency(); 2215a8ffeabSTejas Patel 222f91c3cb1SSiva Durga Prasad Paladugu const mmap_region_t bl_regions[] = { 2237ca7fb1bSAmit Nagal #if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE) && \ 2247ca7fb1bSAmit Nagal (!defined(PLAT_XLAT_TABLES_DYNAMIC))) 22556d1857eSAmit Nagal MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE, 22656d1857eSAmit Nagal MT_MEMORY | MT_RW | MT_NS), 22756d1857eSAmit Nagal #endif 228f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 229f91c3cb1SSiva Durga Prasad Paladugu MT_MEMORY | MT_RW | MT_SECURE), 230f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 231f91c3cb1SSiva Durga Prasad Paladugu MT_CODE | MT_SECURE), 232f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, 233f91c3cb1SSiva Durga Prasad Paladugu MT_RO_DATA | MT_SECURE), 234f91c3cb1SSiva Durga Prasad Paladugu MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 235f91c3cb1SSiva Durga Prasad Paladugu BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 236f91c3cb1SSiva Durga Prasad Paladugu MT_DEVICE | MT_RW | MT_SECURE), 237f91c3cb1SSiva Durga Prasad Paladugu {0} 238f91c3cb1SSiva Durga Prasad Paladugu }; 239f91c3cb1SSiva Durga Prasad Paladugu 24051564354SPrasad Kummari setup_page_tables(bl_regions, plat_get_mmap()); 2410e9f54e5SMichal Simek enable_mmu(0); 242f91c3cb1SSiva Durga Prasad Paladugu } 243