xref: /rk3399_ARM-atf/plat/xilinx/versal/bl31_versal_setup.c (revision 31ce893ec29197c51e3814648ad0dd2acf4a31a7)
1f91c3cb1SSiva Durga Prasad Paladugu /*
2*31ce893eSVenkatesh Yadav Abbarapu  * Copyright (c) 2018-2020, ARM Limited and Contributors. All rights reserved.
3f91c3cb1SSiva Durga Prasad Paladugu  *
4f91c3cb1SSiva Durga Prasad Paladugu  * SPDX-License-Identifier: BSD-3-Clause
5f91c3cb1SSiva Durga Prasad Paladugu  */
6f91c3cb1SSiva Durga Prasad Paladugu 
7f91c3cb1SSiva Durga Prasad Paladugu #include <assert.h>
8f91c3cb1SSiva Durga Prasad Paladugu #include <errno.h>
95a8ffeabSTejas Patel #include <plat_arm.h>
10d4821739STejas Patel #include <plat_private.h>
1109d40e0eSAntonio Nino Diaz #include <bl31/bl31.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1409d40e0eSAntonio Nino Diaz #include <drivers/arm/pl011.h>
1509d40e0eSAntonio Nino Diaz #include <drivers/console.h>
16*31ce893eSVenkatesh Yadav Abbarapu #include <lib/mmio.h>
1709d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
19*31ce893eSVenkatesh Yadav Abbarapu #include <versal_def.h>
20*31ce893eSVenkatesh Yadav Abbarapu #include <plat_private.h>
21*31ce893eSVenkatesh Yadav Abbarapu #include <plat_startup.h>
2209d40e0eSAntonio Nino Diaz 
23f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl32_image_ep_info;
24f91c3cb1SSiva Durga Prasad Paladugu static entry_point_info_t bl33_image_ep_info;
25f91c3cb1SSiva Durga Prasad Paladugu static console_pl011_t versal_runtime_console;
26f91c3cb1SSiva Durga Prasad Paladugu 
27f91c3cb1SSiva Durga Prasad Paladugu /*
28f91c3cb1SSiva Durga Prasad Paladugu  * Return a pointer to the 'entry_point_info' structure of the next image for
29f91c3cb1SSiva Durga Prasad Paladugu  * the security state specified. BL33 corresponds to the non-secure image type
30f91c3cb1SSiva Durga Prasad Paladugu  * while BL32 corresponds to the secure image type. A NULL pointer is returned
31f91c3cb1SSiva Durga Prasad Paladugu  * if the image does not exist.
32f91c3cb1SSiva Durga Prasad Paladugu  */
33f91c3cb1SSiva Durga Prasad Paladugu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
34f91c3cb1SSiva Durga Prasad Paladugu {
35f91c3cb1SSiva Durga Prasad Paladugu 	assert(sec_state_is_valid(type));
36f91c3cb1SSiva Durga Prasad Paladugu 
37f91c3cb1SSiva Durga Prasad Paladugu 	if (type == NON_SECURE)
38f91c3cb1SSiva Durga Prasad Paladugu 		return &bl33_image_ep_info;
39f91c3cb1SSiva Durga Prasad Paladugu 
40f91c3cb1SSiva Durga Prasad Paladugu 	return &bl32_image_ep_info;
41f91c3cb1SSiva Durga Prasad Paladugu }
42f91c3cb1SSiva Durga Prasad Paladugu 
43f91c3cb1SSiva Durga Prasad Paladugu /*
44*31ce893eSVenkatesh Yadav Abbarapu  * Set the build time defaults,if we can't find any config data.
45*31ce893eSVenkatesh Yadav Abbarapu  */
46*31ce893eSVenkatesh Yadav Abbarapu static inline void bl31_set_default_config(void)
47*31ce893eSVenkatesh Yadav Abbarapu {
48*31ce893eSVenkatesh Yadav Abbarapu 	bl32_image_ep_info.pc = BL32_BASE;
49*31ce893eSVenkatesh Yadav Abbarapu 	bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
50*31ce893eSVenkatesh Yadav Abbarapu 	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
51*31ce893eSVenkatesh Yadav Abbarapu 	bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
52*31ce893eSVenkatesh Yadav Abbarapu 					DISABLE_ALL_EXCEPTIONS);
53*31ce893eSVenkatesh Yadav Abbarapu }
54*31ce893eSVenkatesh Yadav Abbarapu 
55*31ce893eSVenkatesh Yadav Abbarapu /*
56f91c3cb1SSiva Durga Prasad Paladugu  * Perform any BL31 specific platform actions. Here is an opportunity to copy
57f91c3cb1SSiva Durga Prasad Paladugu  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
58f91c3cb1SSiva Durga Prasad Paladugu  * are lost (potentially). This needs to be done before the MMU is initialized
59f91c3cb1SSiva Durga Prasad Paladugu  * so that the memory layout can be used while creating page tables.
60f91c3cb1SSiva Durga Prasad Paladugu  */
61f91c3cb1SSiva Durga Prasad Paladugu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
62f91c3cb1SSiva Durga Prasad Paladugu 				u_register_t arg2, u_register_t arg3)
63f91c3cb1SSiva Durga Prasad Paladugu {
64*31ce893eSVenkatesh Yadav Abbarapu 	uint64_t atf_handoff_addr;
65f91c3cb1SSiva Durga Prasad Paladugu 
66f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the console to provide early debug support */
67f91c3cb1SSiva Durga Prasad Paladugu 	int rc = console_pl011_register(VERSAL_UART_BASE,
68f91c3cb1SSiva Durga Prasad Paladugu 					VERSAL_UART_CLOCK,
69f91c3cb1SSiva Durga Prasad Paladugu 					VERSAL_UART_BAUDRATE,
70f91c3cb1SSiva Durga Prasad Paladugu 					&versal_runtime_console);
71f91c3cb1SSiva Durga Prasad Paladugu 	if (rc == 0)
72f91c3cb1SSiva Durga Prasad Paladugu 		panic();
73f91c3cb1SSiva Durga Prasad Paladugu 
74f91c3cb1SSiva Durga Prasad Paladugu 	console_set_scope(&versal_runtime_console.console, CONSOLE_FLAG_BOOT |
75f91c3cb1SSiva Durga Prasad Paladugu 			  CONSOLE_FLAG_RUNTIME);
76f91c3cb1SSiva Durga Prasad Paladugu 
77f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the platform config for future decision making */
78f91c3cb1SSiva Durga Prasad Paladugu 	versal_config_setup();
79f91c3cb1SSiva Durga Prasad Paladugu 	/* There are no parameters from BL2 if BL31 is a reset vector */
80f91c3cb1SSiva Durga Prasad Paladugu 	assert(arg0 == 0U);
81f91c3cb1SSiva Durga Prasad Paladugu 	assert(arg1 == 0U);
82f91c3cb1SSiva Durga Prasad Paladugu 
83f91c3cb1SSiva Durga Prasad Paladugu 	/*
84f91c3cb1SSiva Durga Prasad Paladugu 	 * Do initial security configuration to allow DRAM/device access. On
85f91c3cb1SSiva Durga Prasad Paladugu 	 * Base VERSAL only DRAM security is programmable (via TrustZone), but
86f91c3cb1SSiva Durga Prasad Paladugu 	 * other platforms might have more programmable security devices
87f91c3cb1SSiva Durga Prasad Paladugu 	 * present.
88f91c3cb1SSiva Durga Prasad Paladugu 	 */
89f91c3cb1SSiva Durga Prasad Paladugu 
90f91c3cb1SSiva Durga Prasad Paladugu 	/* Populate common information for BL32 and BL33 */
91f91c3cb1SSiva Durga Prasad Paladugu 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
92f91c3cb1SSiva Durga Prasad Paladugu 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
93f91c3cb1SSiva Durga Prasad Paladugu 	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
94f91c3cb1SSiva Durga Prasad Paladugu 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
95f91c3cb1SSiva Durga Prasad Paladugu 
96*31ce893eSVenkatesh Yadav Abbarapu 	atf_handoff_addr = mmio_read_32(PMC_GLOBAL_GLOB_GEN_STORAGE4);
97*31ce893eSVenkatesh Yadav Abbarapu 	enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
98*31ce893eSVenkatesh Yadav Abbarapu 						  &bl33_image_ep_info,
99*31ce893eSVenkatesh Yadav Abbarapu 						  atf_handoff_addr);
100*31ce893eSVenkatesh Yadav Abbarapu 	if (ret == FSBL_HANDOFF_NO_STRUCT) {
101*31ce893eSVenkatesh Yadav Abbarapu 		bl31_set_default_config();
102*31ce893eSVenkatesh Yadav Abbarapu 	} else if (ret != FSBL_HANDOFF_SUCCESS) {
103*31ce893eSVenkatesh Yadav Abbarapu 		panic();
104*31ce893eSVenkatesh Yadav Abbarapu 	}
105f91c3cb1SSiva Durga Prasad Paladugu 
106f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
107f91c3cb1SSiva Durga Prasad Paladugu 	NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
108f91c3cb1SSiva Durga Prasad Paladugu }
109f91c3cb1SSiva Durga Prasad Paladugu 
110f91c3cb1SSiva Durga Prasad Paladugu void bl31_platform_setup(void)
111f91c3cb1SSiva Durga Prasad Paladugu {
112f91c3cb1SSiva Durga Prasad Paladugu 	/* Initialize the gic cpu and distributor interfaces */
113f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_driver_init();
114f91c3cb1SSiva Durga Prasad Paladugu 	plat_versal_gic_init();
115f91c3cb1SSiva Durga Prasad Paladugu }
116f91c3cb1SSiva Durga Prasad Paladugu 
117f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_runtime_setup(void)
118f91c3cb1SSiva Durga Prasad Paladugu {
119f91c3cb1SSiva Durga Prasad Paladugu }
120f91c3cb1SSiva Durga Prasad Paladugu 
121f91c3cb1SSiva Durga Prasad Paladugu /*
122f91c3cb1SSiva Durga Prasad Paladugu  * Perform the very early platform specific architectural setup here.
123f91c3cb1SSiva Durga Prasad Paladugu  */
124f91c3cb1SSiva Durga Prasad Paladugu void bl31_plat_arch_setup(void)
125f91c3cb1SSiva Durga Prasad Paladugu {
1265a8ffeabSTejas Patel 	plat_arm_interconnect_init();
1275a8ffeabSTejas Patel 	plat_arm_interconnect_enter_coherency();
1285a8ffeabSTejas Patel 
129f91c3cb1SSiva Durga Prasad Paladugu 	const mmap_region_t bl_regions[] = {
130f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
131f91c3cb1SSiva Durga Prasad Paladugu 			MT_MEMORY | MT_RW | MT_SECURE),
132f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
133f91c3cb1SSiva Durga Prasad Paladugu 				MT_CODE | MT_SECURE),
134f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
135f91c3cb1SSiva Durga Prasad Paladugu 				MT_RO_DATA | MT_SECURE),
136f91c3cb1SSiva Durga Prasad Paladugu 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
137f91c3cb1SSiva Durga Prasad Paladugu 				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
138f91c3cb1SSiva Durga Prasad Paladugu 				MT_DEVICE | MT_RW | MT_SECURE),
139f91c3cb1SSiva Durga Prasad Paladugu 		{0}
140f91c3cb1SSiva Durga Prasad Paladugu 	};
141f91c3cb1SSiva Durga Prasad Paladugu 
142f91c3cb1SSiva Durga Prasad Paladugu 	setup_page_tables(bl_regions, plat_versal_get_mmap());
143f91c3cb1SSiva Durga Prasad Paladugu 	enable_mmu_el3(0);
144f91c3cb1SSiva Durga Prasad Paladugu }
145