xref: /rk3399_ARM-atf/plat/xilinx/common/include/pm_defs.h (revision 7c4e1eea61a32291a6640070418e07ab98b42442)
1 /*
2  * Copyright (c) 2019-2022, Xilinx, Inc. All rights reserved.
3  * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
4  *
5  * SPDX-License-Identifier: BSD-3-Clause
6  */
7 
8 /* Versal power management enums and defines */
9 
10 #ifndef PM_DEFS_H
11 #define PM_DEFS_H
12 
13 #include "pm_node.h"
14 
15 /*********************************************************************
16  * Macro definitions
17  ********************************************************************/
18 
19 /* State arguments of the self suspend */
20 #define PM_STATE_CPU_IDLE	0x0U
21 #define PM_STATE_CPU_OFF	0x1U
22 #define PM_STATE_SUSPEND_TO_RAM	0xFU
23 
24 #define MAX_LATENCY		(~0U)
25 #define MAX_QOS			100U
26 
27 /* Processor core device IDs */
28 #define APU_DEVID(IDX)	NODEID(XPM_NODECLASS_DEVICE, XPM_NODESUBCL_DEV_CORE, \
29 			       XPM_NODETYPE_DEV_CORE_APU, (IDX))
30 
31 #define XPM_DEVID_ACPU_0	APU_DEVID(XPM_NODEIDX_DEV_ACPU_0)
32 #define XPM_DEVID_ACPU_1	APU_DEVID(XPM_NODEIDX_DEV_ACPU_1)
33 
34 #define PERIPH_DEVID(IDX)	NODEID((uint32_t)XPM_NODECLASS_DEVICE, \
35 				       (uint32_t)XPM_NODESUBCL_DEV_PERIPH, \
36 				       (uint32_t)XPM_NODETYPE_DEV_PERIPH, (IDX))
37 
38 #define PM_GET_CALLBACK_DATA		0xa01U
39 #define PM_GET_TRUSTZONE_VERSION	0xa03U
40 #define TF_A_PM_REGISTER_SGI		0xa04U
41 
42 /* PM API Versions */
43 #define PM_API_BASE_VERSION		1U
44 #define PM_API_VERSION_2		2U
45 
46 /* Loader API ids */
47 #define PM_LOAD_PDI			0x701U
48 #define PM_LOAD_GET_HANDOFF_PARAMS	0x70BU
49 
50 /* System shutdown macros */
51 #define	XPM_SHUTDOWN_TYPE_SHUTDOWN	0U
52 #define	XPM_SHUTDOWN_TYPE_RESET		1U
53 #define	XPM_SHUTDOWN_TYPE_SETSCOPE_ONLY	2U
54 
55 #define	XPM_SHUTDOWN_SUBTYPE_RST_SUBSYSTEM	0U
56 #define	XPM_SHUTDOWN_SUBTYPE_RST_PS_ONLY	1U
57 #define	XPM_SHUTDOWN_SUBTYPE_RST_SYSTEM		2U
58 
59 /*********************************************************************
60  * Enum definitions
61  ********************************************************************/
62 
63 /*
64  * ioctl id
65  */
66 enum {
67 	IOCTL_GET_RPU_OPER_MODE = 0,
68 	IOCTL_SET_RPU_OPER_MODE = 1,
69 	IOCTL_RPU_BOOT_ADDR_CONFIG = 2,
70 	IOCTL_TCM_COMB_CONFIG = 3,
71 	IOCTL_SET_TAPDELAY_BYPASS = 4,
72 	IOCTL_SD_DLL_RESET = 6,
73 	IOCTL_SET_SD_TAPDELAY = 7,
74 	 /* Ioctl for clock driver */
75 	IOCTL_SET_PLL_FRAC_MODE = 8,
76 	IOCTL_GET_PLL_FRAC_MODE = 9,
77 	IOCTL_SET_PLL_FRAC_DATA = 10,
78 	IOCTL_GET_PLL_FRAC_DATA = 11,
79 	IOCTL_WRITE_GGS = 12,
80 	IOCTL_READ_GGS = 13,
81 	IOCTL_WRITE_PGGS = 14,
82 	IOCTL_READ_PGGS = 15,
83 	/* IOCTL for ULPI reset */
84 	IOCTL_ULPI_RESET = 16,
85 	/* Set healthy bit value */
86 	IOCTL_SET_BOOT_HEALTH_STATUS = 17,
87 	IOCTL_AFI = 18,
88 	/* Probe counter read/write */
89 	IOCTL_PROBE_COUNTER_READ = 19,
90 	IOCTL_PROBE_COUNTER_WRITE = 20,
91 	IOCTL_OSPI_MUX_SELECT = 21,
92 	/* IOCTL for USB power request */
93 	IOCTL_USB_SET_STATE = 22,
94 	/* IOCTL to get last reset reason */
95 	IOCTL_GET_LAST_RESET_REASON = 23,
96 	/* AI engine NPI ISR clear */
97 	IOCTL_AIE_ISR_CLEAR = 24,
98 };
99 
100 /**
101  * enum pm_pll_param - enum represents the parameters for a phase-locked loop.
102  * @PM_PLL_PARAM_DIV2: Enable for divide by 2 function inside the PLL.
103  * @PM_PLL_PARAM_FBDIV: Feedback divisor integer portion for the PLL.
104  * @PM_PLL_PARAM_DATA: Feedback divisor fractional portion for the PLL.
105  * @PM_PLL_PARAM_PRE_SRC: Clock source for PLL input.
106  * @PM_PLL_PARAM_POST_SRC: Clock source for PLL Bypass mode.
107  * @PM_PLL_PARAM_LOCK_DLY: Lock circuit config settings for lock windowsize.
108  * @PM_PLL_PARAM_LOCK_CNT: Lock circuit counter setting.
109  * @PM_PLL_PARAM_LFHF: PLL loop filter high frequency capacitor control.
110  * @PM_PLL_PARAM_CP: PLL charge pump control.
111  * @PM_PLL_PARAM_RES: PLL loop filter resistor control.
112  * @PM_PLL_PARAM_MAX: Represents the maximum parameter value for the PLL
113  */
114 enum pm_pll_param {
115 	PM_PLL_PARAM_DIV2,
116 	PM_PLL_PARAM_FBDIV,
117 	PM_PLL_PARAM_DATA,
118 	PM_PLL_PARAM_PRE_SRC,
119 	PM_PLL_PARAM_POST_SRC,
120 	PM_PLL_PARAM_LOCK_DLY,
121 	PM_PLL_PARAM_LOCK_CNT,
122 	PM_PLL_PARAM_LFHF,
123 	PM_PLL_PARAM_CP,
124 	PM_PLL_PARAM_RES,
125 	PM_PLL_PARAM_MAX,
126 };
127 
128 enum pm_api_id {
129 	/* Miscellaneous API functions: */
130 	PM_GET_API_VERSION = 1, /* Do not change or move */
131 	PM_SET_CONFIGURATION,
132 	PM_GET_NODE_STATUS,
133 	PM_GET_OP_CHARACTERISTIC,
134 	PM_REGISTER_NOTIFIER,
135 	/* API for suspending of PUs: */
136 	PM_REQ_SUSPEND,
137 	PM_SELF_SUSPEND,
138 	PM_FORCE_POWERDOWN,
139 	PM_ABORT_SUSPEND,
140 	PM_REQ_WAKEUP,
141 	PM_SET_WAKEUP_SOURCE,
142 	PM_SYSTEM_SHUTDOWN,
143 	/* API for managing PM slaves: */
144 	PM_REQ_NODE,
145 	PM_RELEASE_NODE,
146 	PM_SET_REQUIREMENT,
147 	PM_SET_MAX_LATENCY,
148 	/* Direct control API functions: */
149 	PM_RESET_ASSERT,
150 	PM_RESET_GET_STATUS,
151 	PM_MMIO_WRITE,
152 	PM_MMIO_READ,
153 	PM_INIT_FINALIZE,
154 	PM_FPGA_LOAD,
155 	PM_FPGA_GET_STATUS,
156 	PM_GET_CHIPID,
157 	PM_SECURE_RSA_AES,
158 	PM_SECURE_SHA,
159 	PM_SECURE_RSA,
160 	PM_PINCTRL_REQUEST,
161 	PM_PINCTRL_RELEASE,
162 	PM_PINCTRL_GET_FUNCTION,
163 	PM_PINCTRL_SET_FUNCTION,
164 	PM_PINCTRL_CONFIG_PARAM_GET,
165 	PM_PINCTRL_CONFIG_PARAM_SET,
166 	PM_IOCTL,
167 	/* API to query information from firmware */
168 	PM_QUERY_DATA,
169 	/* Clock control API functions */
170 	PM_CLOCK_ENABLE,
171 	PM_CLOCK_DISABLE,
172 	PM_CLOCK_GETSTATE,
173 	PM_CLOCK_SETDIVIDER,
174 	PM_CLOCK_GETDIVIDER,
175 	PM_CLOCK_SETPARENT = 43,
176 	PM_CLOCK_GETPARENT,
177 	PM_SECURE_IMAGE,
178 	/* FPGA PL Readback */
179 	PM_FPGA_READ,
180 	PM_SECURE_AES,
181 	/* PLL control API functions */
182 	PM_PLL_SET_PARAMETER,
183 	PM_PLL_GET_PARAMETER,
184 	PM_PLL_SET_MODE,
185 	PM_PLL_GET_MODE,
186 	/* PM Register Access API */
187 	PM_REGISTER_ACCESS,
188 	PM_EFUSE_ACCESS,
189 	PM_FPGA_GET_VERSION,
190 	PM_FPGA_GET_FEATURE_LIST,
191 	PM_FEATURE_CHECK = 63,
192 	PM_API_MAX = 74
193 };
194 
195 enum pm_abort_reason {
196 	ABORT_REASON_WKUP_EVENT = 100,
197 	ABORT_REASON_PU_BUSY,
198 	ABORT_REASON_NO_PWRDN,
199 	ABORT_REASON_UNKNOWN,
200 };
201 
202 enum pm_opchar_type {
203 	PM_OPCHAR_TYPE_POWER = 1,
204 	PM_OPCHAR_TYPE_TEMP,
205 	PM_OPCHAR_TYPE_LATENCY,
206 };
207 
208 /*
209  * Subsystem IDs
210  */
211 typedef enum {
212 	XPM_SUBSYSID_PMC,
213 	XPM_SUBSYSID_PSM,
214 	XPM_SUBSYSID_APU,
215 	XPM_SUBSYSID_RPU0_LOCK,
216 	XPM_SUBSYSID_RPU0_0,
217 	XPM_SUBSYSID_RPU0_1,
218 	XPM_SUBSYSID_DDR0,
219 	XPM_SUBSYSID_ME,
220 	XPM_SUBSYSID_PL,
221 	XPM_SUBSYSID_MAX,
222 } XPm_SubsystemId;
223 
224 /* TODO: move pm_ret_status from device specific location to common location */
225 /**
226  * enum pm_ret_status - enum represents the return status codes for a PM
227  *                      operation.
228  * @PM_RET_SUCCESS: success.
229  * @PM_RET_ERROR_ARGS: illegal arguments provided (deprecated).
230  * @PM_RET_ERROR_NOTSUPPORTED: feature not supported  (deprecated).
231  * @PM_RET_ERROR_NOFEATURE: feature is not available.
232  * @PM_RET_ERROR_INVALID_CRC: invalid crc in IPI communication.
233  * @PM_RET_ERROR_NOT_ENABLED: feature is not enabled.
234  * @PM_RET_ERROR_INTERNAL: internal error.
235  * @PM_RET_ERROR_CONFLICT: conflict.
236  * @PM_RET_ERROR_ACCESS: access rights violation.
237  * @PM_RET_ERROR_INVALID_NODE: invalid node.
238  * @PM_RET_ERROR_DOUBLE_REQ: duplicate request for same node.
239  * @PM_RET_ERROR_ABORT_SUSPEND: suspend procedure has been aborted.
240  * @PM_RET_ERROR_TIMEOUT: timeout in communication with PMU.
241  * @PM_RET_ERROR_NODE_USED: node is already in use.
242  * @PM_RET_ERROR_NO_FEATURE: indicates that the requested feature is not
243  *                           supported.
244  */
245 enum pm_ret_status {
246 	PM_RET_SUCCESS,
247 	PM_RET_ERROR_ARGS = 1,
248 	PM_RET_ERROR_NOTSUPPORTED = 4,
249 	PM_RET_ERROR_NOFEATURE = 19,
250 	PM_RET_ERROR_INVALID_CRC = 301,
251 	PM_RET_ERROR_NOT_ENABLED = 29,
252 	PM_RET_ERROR_INTERNAL = 2000,
253 	PM_RET_ERROR_CONFLICT = 2001,
254 	PM_RET_ERROR_ACCESS = 2002,
255 	PM_RET_ERROR_INVALID_NODE = 2003,
256 	PM_RET_ERROR_DOUBLE_REQ = 2004,
257 	PM_RET_ERROR_ABORT_SUSPEND = 2005,
258 	PM_RET_ERROR_TIMEOUT = 2006,
259 	PM_RET_ERROR_NODE_USED = 2007,
260 	PM_RET_ERROR_NO_FEATURE = 2008
261 };
262 
263 /*
264  * Qids
265  */
266 enum pm_query_id {
267 	XPM_QID_INVALID,
268 	XPM_QID_CLOCK_GET_NAME,
269 	XPM_QID_CLOCK_GET_TOPOLOGY,
270 	XPM_QID_CLOCK_GET_FIXEDFACTOR_PARAMS,
271 	XPM_QID_CLOCK_GET_MUXSOURCES,
272 	XPM_QID_CLOCK_GET_ATTRIBUTES,
273 	XPM_QID_PINCTRL_GET_NUM_PINS,
274 	XPM_QID_PINCTRL_GET_NUM_FUNCTIONS,
275 	XPM_QID_PINCTRL_GET_NUM_FUNCTION_GROUPS,
276 	XPM_QID_PINCTRL_GET_FUNCTION_NAME,
277 	XPM_QID_PINCTRL_GET_FUNCTION_GROUPS,
278 	XPM_QID_PINCTRL_GET_PIN_GROUPS,
279 	XPM_QID_CLOCK_GET_NUM_CLOCKS,
280 	XPM_QID_CLOCK_GET_MAX_DIVISOR,
281 	XPM_QID_PLD_GET_PARENT,
282 };
283 #endif /* PM_DEFS_H */
284