xref: /rk3399_ARM-atf/plat/ti/k3/include/platform_def.h (revision 74e8cf48e1191a71f6f47efa05351af4a315e950)
11841c533SNishanth Menon /*
21841c533SNishanth Menon  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
31841c533SNishanth Menon  *
41841c533SNishanth Menon  * SPDX-License-Identifier: BSD-3-Clause
51841c533SNishanth Menon  */
61841c533SNishanth Menon 
71841c533SNishanth Menon #ifndef __PLATFORM_DEF_H__
81841c533SNishanth Menon #define __PLATFORM_DEF_H__
91841c533SNishanth Menon 
101841c533SNishanth Menon #include <arch.h>
111841c533SNishanth Menon #include <board_def.h>
121841c533SNishanth Menon #include <common_def.h>
131841c533SNishanth Menon 
141841c533SNishanth Menon /*******************************************************************************
151841c533SNishanth Menon  * Generic platform constants
161841c533SNishanth Menon  ******************************************************************************/
171841c533SNishanth Menon 
181841c533SNishanth Menon /* Size of cacheable stack */
191841c533SNishanth Menon #if IMAGE_BL31
201841c533SNishanth Menon #define PLATFORM_STACK_SIZE		0x800
211841c533SNishanth Menon #else
221841c533SNishanth Menon #define PLATFORM_STACK_SIZE		0x1000
231841c533SNishanth Menon #endif
241841c533SNishanth Menon 
2589574715SBenjamin Fair #define PLATFORM_SYSTEM_COUNT		1
2689574715SBenjamin Fair #define PLATFORM_CORE_COUNT		(K3_CLUSTER0_CORE_COUNT + \
2789574715SBenjamin Fair 					K3_CLUSTER1_CORE_COUNT + \
2889574715SBenjamin Fair 					K3_CLUSTER2_CORE_COUNT + \
2989574715SBenjamin Fair 					K3_CLUSTER3_CORE_COUNT)
3089574715SBenjamin Fair 
3189574715SBenjamin Fair #define PLATFORM_CLUSTER_COUNT		((K3_CLUSTER0_MSMC_PORT != UNUSED) + \
3289574715SBenjamin Fair 					(K3_CLUSTER1_MSMC_PORT != UNUSED) + \
3389574715SBenjamin Fair 					(K3_CLUSTER2_MSMC_PORT != UNUSED) + \
3489574715SBenjamin Fair 					(K3_CLUSTER3_MSMC_PORT != UNUSED))
3589574715SBenjamin Fair 
3689574715SBenjamin Fair #define UNUSED				-1
3789574715SBenjamin Fair 
3889574715SBenjamin Fair #if !defined(K3_CLUSTER1_CORE_COUNT) || !defined(K3_CLUSTER1_MSMC_PORT)
3989574715SBenjamin Fair #define K3_CLUSTER1_CORE_COUNT		0
4089574715SBenjamin Fair #define K3_CLUSTER1_MSMC_PORT		UNUSED
4189574715SBenjamin Fair #endif
4289574715SBenjamin Fair 
4389574715SBenjamin Fair #if !defined(K3_CLUSTER2_CORE_COUNT) || !defined(K3_CLUSTER2_MSMC_PORT)
4489574715SBenjamin Fair #define K3_CLUSTER2_CORE_COUNT		0
4589574715SBenjamin Fair #define K3_CLUSTER2_MSMC_PORT		UNUSED
4689574715SBenjamin Fair #endif
4789574715SBenjamin Fair 
4889574715SBenjamin Fair #if !defined(K3_CLUSTER3_CORE_COUNT) || !defined(K3_CLUSTER3_MSMC_PORT)
4989574715SBenjamin Fair #define K3_CLUSTER3_CORE_COUNT		0
5089574715SBenjamin Fair #define K3_CLUSTER3_MSMC_PORT		UNUSED
5189574715SBenjamin Fair #endif
5289574715SBenjamin Fair 
5389574715SBenjamin Fair #if K3_CLUSTER0_MSMC_PORT == UNUSED
5489574715SBenjamin Fair #error "ARM cluster 0 must be used"
5589574715SBenjamin Fair #endif
5689574715SBenjamin Fair 
5789574715SBenjamin Fair #if ((K3_CLUSTER1_MSMC_PORT == UNUSED) && (K3_CLUSTER1_CORE_COUNT != 0)) || \
5889574715SBenjamin Fair     ((K3_CLUSTER2_MSMC_PORT == UNUSED) && (K3_CLUSTER2_CORE_COUNT != 0)) || \
5989574715SBenjamin Fair     ((K3_CLUSTER3_MSMC_PORT == UNUSED) && (K3_CLUSTER3_CORE_COUNT != 0))
6089574715SBenjamin Fair #error "Unused ports must have 0 ARM cores"
6189574715SBenjamin Fair #endif
6289574715SBenjamin Fair 
6389574715SBenjamin Fair #define PLATFORM_CLUSTER_OFFSET		K3_CLUSTER0_MSMC_PORT
6489574715SBenjamin Fair 
651841c533SNishanth Menon #define PLAT_NUM_PWR_DOMAINS		(PLATFORM_CLUSTER_COUNT + \
661841c533SNishanth Menon 					PLATFORM_CORE_COUNT)
671841c533SNishanth Menon #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL1
681841c533SNishanth Menon 
691841c533SNishanth Menon /*******************************************************************************
701841c533SNishanth Menon  * Memory layout constants
711841c533SNishanth Menon  ******************************************************************************/
721841c533SNishanth Menon 
731841c533SNishanth Menon /*
741841c533SNishanth Menon  * ARM-TF lives in SRAM, partition it here
751841c533SNishanth Menon  */
761841c533SNishanth Menon 
771841c533SNishanth Menon #define SHARED_RAM_BASE			BL31_LIMIT
781841c533SNishanth Menon #define SHARED_RAM_SIZE			0x00001000
791841c533SNishanth Menon 
801841c533SNishanth Menon /*
811841c533SNishanth Menon  * BL3-1 specific defines.
821841c533SNishanth Menon  *
831841c533SNishanth Menon  * Put BL3-1 at the base of the Trusted SRAM, before SHARED_RAM.
841841c533SNishanth Menon  */
851841c533SNishanth Menon #define BL31_BASE			SEC_SRAM_BASE
861841c533SNishanth Menon #define BL31_SIZE			(SEC_SRAM_SIZE - SHARED_RAM_SIZE)
871841c533SNishanth Menon #define BL31_LIMIT			(BL31_BASE + BL31_SIZE)
881841c533SNishanth Menon #define BL31_PROGBITS_LIMIT		BL31_LIMIT
891841c533SNishanth Menon 
901841c533SNishanth Menon /*
91e67bfcf3SNishanth Menon  * Defines the maximum number of translation tables that are allocated by the
92e67bfcf3SNishanth Menon  * translation table library code. To minimize the amount of runtime memory
93e67bfcf3SNishanth Menon  * used, choose the smallest value needed to map the required virtual addresses
94e67bfcf3SNishanth Menon  * for each BL stage.
95e67bfcf3SNishanth Menon  */
96e67bfcf3SNishanth Menon #define MAX_XLAT_TABLES		8
97e67bfcf3SNishanth Menon 
98e67bfcf3SNishanth Menon /*
99e67bfcf3SNishanth Menon  * Defines the maximum number of regions that are allocated by the translation
100e67bfcf3SNishanth Menon  * table library code. A region consists of physical base address, virtual base
101e67bfcf3SNishanth Menon  * address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
102e67bfcf3SNishanth Menon  * defined in the `mmap_region_t` structure. The platform defines the regions
103e67bfcf3SNishanth Menon  * that should be mapped. Then, the translation table library will create the
104e67bfcf3SNishanth Menon  * corresponding tables and descriptors at runtime. To minimize the amount of
105e67bfcf3SNishanth Menon  * runtime memory used, choose the smallest value needed to register the
106e67bfcf3SNishanth Menon  * required regions for each BL stage.
107e67bfcf3SNishanth Menon  */
108e67bfcf3SNishanth Menon #define MAX_MMAP_REGIONS	8
109e67bfcf3SNishanth Menon 
110e67bfcf3SNishanth Menon /*
111e67bfcf3SNishanth Menon  * Defines the total size of the address space in bytes. For example, for a 32
112e67bfcf3SNishanth Menon  * bit address space, this value should be `(1ull << 32)`.
113e67bfcf3SNishanth Menon  */
114e67bfcf3SNishanth Menon #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 32)
115e67bfcf3SNishanth Menon #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 32)
116e67bfcf3SNishanth Menon 
117e67bfcf3SNishanth Menon /*
1181841c533SNishanth Menon  * Some data must be aligned on the biggest cache line size in the platform.
1191841c533SNishanth Menon  * This is known only to the platform as it might have a combination of
1201841c533SNishanth Menon  * integrated and external caches.
1211841c533SNishanth Menon  */
1221841c533SNishanth Menon #define CACHE_WRITEBACK_SHIFT		6
1231841c533SNishanth Menon #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
1241841c533SNishanth Menon 
125fff6ffcaSNishanth Menon /* Platform default console definitions */
126fff6ffcaSNishanth Menon #ifndef K3_USART_BASE_ADDRESS
127fff6ffcaSNishanth Menon #define K3_USART_BASE_ADDRESS 0x02800000
128fff6ffcaSNishanth Menon #endif
129fff6ffcaSNishanth Menon 
130fff6ffcaSNishanth Menon /* USART has a default size for address space */
131fff6ffcaSNishanth Menon #define K3_USART_SIZE 0x1000
132fff6ffcaSNishanth Menon 
133fff6ffcaSNishanth Menon #ifndef K3_USART_CLK_SPEED
134fff6ffcaSNishanth Menon #define K3_USART_CLK_SPEED 48000000
135fff6ffcaSNishanth Menon #endif
136fff6ffcaSNishanth Menon 
137fff6ffcaSNishanth Menon #ifndef K3_USART_BAUD
138fff6ffcaSNishanth Menon #define K3_USART_BAUD 115200
139fff6ffcaSNishanth Menon #endif
140fff6ffcaSNishanth Menon 
141fff6ffcaSNishanth Menon /* Crash console defaults */
142fff6ffcaSNishanth Menon #define CRASH_CONSOLE_BASE K3_USART_BASE_ADDRESS
143fff6ffcaSNishanth Menon #define CRASH_CONSOLE_CLK K3_USART_CLK_SPEED
144fff6ffcaSNishanth Menon #define CRASH_CONSOLE_BAUD_RATE K3_USART_BAUD
145fff6ffcaSNishanth Menon 
146e9cb89cfSNishanth Menon /* Timer frequency */
147e9cb89cfSNishanth Menon #ifndef SYS_COUNTER_FREQ_IN_TICKS
148e9cb89cfSNishanth Menon #define SYS_COUNTER_FREQ_IN_TICKS 200000000
149e9cb89cfSNishanth Menon #endif
150e9cb89cfSNishanth Menon 
151*74e8cf48SNishanth Menon /* Interrupt numbers */
152*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_PHY_TIMER		29
153*74e8cf48SNishanth Menon 
154*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_0		8
155*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_1		9
156*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_2		10
157*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_3		11
158*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_4		12
159*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_5		13
160*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_6		14
161*74e8cf48SNishanth Menon #define ARM_IRQ_SEC_SGI_7		15
162*74e8cf48SNishanth Menon 
163*74e8cf48SNishanth Menon /*
164*74e8cf48SNishanth Menon  * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3
165*74e8cf48SNishanth Menon  * terminology. On a GICv2 system or mode, the lists will be merged and treated
166*74e8cf48SNishanth Menon  * as Group 0 interrupts.
167*74e8cf48SNishanth Menon  */
168*74e8cf48SNishanth Menon #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
169*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
170*74e8cf48SNishanth Menon 			GIC_INTR_CFG_LEVEL), \
171*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
172*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE), \
173*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
174*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE), \
175*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
176*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE), \
177*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
178*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE), \
179*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
180*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE), \
181*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
182*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE)
183*74e8cf48SNishanth Menon 
184*74e8cf48SNishanth Menon #define PLAT_ARM_G0_IRQ_PROPS(grp) \
185*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
186*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE), \
187*74e8cf48SNishanth Menon 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
188*74e8cf48SNishanth Menon 			GIC_INTR_CFG_EDGE)
189*74e8cf48SNishanth Menon 
190*74e8cf48SNishanth Menon #define K3_GICD_BASE  0x01800000
191*74e8cf48SNishanth Menon #define K3_GICD_SIZE  0x10000
192*74e8cf48SNishanth Menon #define K3_GICR_BASE  0x01880000
193*74e8cf48SNishanth Menon #define K3_GICR_SIZE  0x100000
194*74e8cf48SNishanth Menon 
1951841c533SNishanth Menon #endif /* __PLATFORM_DEF_H__ */
196