11841c533SNishanth Menon /* 21841c533SNishanth Menon * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 31841c533SNishanth Menon * 41841c533SNishanth Menon * SPDX-License-Identifier: BSD-3-Clause 51841c533SNishanth Menon */ 61841c533SNishanth Menon 709d40e0eSAntonio Nino Diaz #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <string.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 121841c533SNishanth Menon #include <arch.h> 131841c533SNishanth Menon #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1509d40e0eSAntonio Nino Diaz #include <common/debug.h> 166a22d9eaSNishanth Menon #include <lib/mmio.h> 1709d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables_v2.h> 1809d40e0eSAntonio Nino Diaz 19fff6ffcaSNishanth Menon #include <k3_console.h> 2074e8cf48SNishanth Menon #include <k3_gicv3.h> 21b5c2e1c4SAndrew F. Davis #include <ti_sci.h> 221841c533SNishanth Menon 23e67bfcf3SNishanth Menon /* Table of regions to map using the MMU */ 24ef202857SAndrew F. Davis const mmap_region_t plat_k3_mmap[] = { 25a481f8b8SAndrew F. Davis MAP_REGION_FLAT(K3_USART_BASE, K3_USART_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 26b5443284SAndrew F. Davis MAP_REGION_FLAT(K3_GIC_BASE, K3_GIC_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 276a22d9eaSNishanth Menon MAP_REGION_FLAT(K3_GTC_BASE, K3_GTC_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 28d76fdd33SAndrew F. Davis MAP_REGION_FLAT(SEC_PROXY_RT_BASE, SEC_PROXY_RT_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 29d76fdd33SAndrew F. Davis MAP_REGION_FLAT(SEC_PROXY_SCFG_BASE, SEC_PROXY_SCFG_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 30d76fdd33SAndrew F. Davis MAP_REGION_FLAT(SEC_PROXY_DATA_BASE, SEC_PROXY_DATA_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 31e67bfcf3SNishanth Menon { /* sentinel */ } 32e67bfcf3SNishanth Menon }; 33e67bfcf3SNishanth Menon 34a546d25bSBenjamin Fair /* 35a546d25bSBenjamin Fair * Placeholder variables for maintaining information about the next image(s) 36a546d25bSBenjamin Fair */ 37a546d25bSBenjamin Fair static entry_point_info_t bl32_image_ep_info; 38a546d25bSBenjamin Fair static entry_point_info_t bl33_image_ep_info; 39a546d25bSBenjamin Fair 40a546d25bSBenjamin Fair /******************************************************************************* 41a546d25bSBenjamin Fair * Gets SPSR for BL33 entry 42a546d25bSBenjamin Fair ******************************************************************************/ 43a546d25bSBenjamin Fair static uint32_t k3_get_spsr_for_bl33_entry(void) 44a546d25bSBenjamin Fair { 45a546d25bSBenjamin Fair unsigned long el_status; 46a546d25bSBenjamin Fair unsigned int mode; 47a546d25bSBenjamin Fair uint32_t spsr; 48a546d25bSBenjamin Fair 49a546d25bSBenjamin Fair /* Figure out what mode we enter the non-secure world in */ 50a546d25bSBenjamin Fair el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 51a546d25bSBenjamin Fair el_status &= ID_AA64PFR0_ELX_MASK; 52a546d25bSBenjamin Fair 53a546d25bSBenjamin Fair mode = (el_status) ? MODE_EL2 : MODE_EL1; 54a546d25bSBenjamin Fair 55a546d25bSBenjamin Fair spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 56a546d25bSBenjamin Fair return spsr; 57a546d25bSBenjamin Fair } 58a546d25bSBenjamin Fair 591841c533SNishanth Menon /******************************************************************************* 601841c533SNishanth Menon * Perform any BL3-1 early platform setup, such as console init and deciding on 611841c533SNishanth Menon * memory layout. 621841c533SNishanth Menon ******************************************************************************/ 6370451470SAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 6470451470SAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 651841c533SNishanth Menon { 661841c533SNishanth Menon /* There are no parameters from BL2 if BL31 is a reset vector */ 6770451470SAntonio Nino Diaz assert(arg0 == 0U); 6870451470SAntonio Nino Diaz assert(arg1 == 0U); 69a546d25bSBenjamin Fair 70fff6ffcaSNishanth Menon bl31_console_setup(); 71fff6ffcaSNishanth Menon 72a546d25bSBenjamin Fair #ifdef BL32_BASE 73a546d25bSBenjamin Fair /* Populate entry point information for BL32 */ 74a546d25bSBenjamin Fair SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 75a546d25bSBenjamin Fair bl32_image_ep_info.pc = BL32_BASE; 76a546d25bSBenjamin Fair bl32_image_ep_info.spsr = SPSR_64(MODE_EL1, MODE_SP_ELX, 77a546d25bSBenjamin Fair DISABLE_ALL_EXCEPTIONS); 78a546d25bSBenjamin Fair SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 79a546d25bSBenjamin Fair #endif 80a546d25bSBenjamin Fair 81a546d25bSBenjamin Fair /* Populate entry point information for BL33 */ 82a546d25bSBenjamin Fair SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0); 83a546d25bSBenjamin Fair bl33_image_ep_info.pc = PRELOADED_BL33_BASE; 84a546d25bSBenjamin Fair bl33_image_ep_info.spsr = k3_get_spsr_for_bl33_entry(); 85a546d25bSBenjamin Fair SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 86a546d25bSBenjamin Fair 87a546d25bSBenjamin Fair #ifdef K3_HW_CONFIG_BASE 88a546d25bSBenjamin Fair /* 89a546d25bSBenjamin Fair * According to the file ``Documentation/arm64/booting.txt`` of the 90a546d25bSBenjamin Fair * Linux kernel tree, Linux expects the physical address of the device 91a546d25bSBenjamin Fair * tree blob (DTB) in x0, while x1-x3 are reserved for future use and 92a546d25bSBenjamin Fair * must be 0. 93a546d25bSBenjamin Fair */ 94a546d25bSBenjamin Fair bl33_image_ep_info.args.arg0 = (u_register_t)K3_HW_CONFIG_BASE; 95a546d25bSBenjamin Fair bl33_image_ep_info.args.arg1 = 0U; 96a546d25bSBenjamin Fair bl33_image_ep_info.args.arg2 = 0U; 97a546d25bSBenjamin Fair bl33_image_ep_info.args.arg3 = 0U; 98a546d25bSBenjamin Fair #endif 991841c533SNishanth Menon } 1001841c533SNishanth Menon 1011841c533SNishanth Menon void bl31_plat_arch_setup(void) 1021841c533SNishanth Menon { 103d323af9eSDaniel Boulby const mmap_region_t bl_regions[] = { 104*a2b56476SNishanth Menon MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE), 105883eab2bSAndrew F. Davis MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_CODE | MT_RO | MT_SECURE), 10664752374SAndrew F. Davis MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE, MT_RO_DATA | MT_RO | MT_SECURE), 107ebfb0709SAndrew F. Davis #if USE_COHERENT_MEM 108ebfb0709SAndrew F. Davis MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, MT_DEVICE | MT_RW | MT_SECURE), 109ebfb0709SAndrew F. Davis #endif 110883eab2bSAndrew F. Davis { /* sentinel */ } 111d323af9eSDaniel Boulby }; 112d323af9eSDaniel Boulby 113ef202857SAndrew F. Davis setup_page_tables(bl_regions, plat_k3_mmap); 114e67bfcf3SNishanth Menon enable_mmu_el3(0); 1151841c533SNishanth Menon } 1161841c533SNishanth Menon 1171841c533SNishanth Menon void bl31_platform_setup(void) 1181841c533SNishanth Menon { 119b5443284SAndrew F. Davis k3_gic_driver_init(K3_GIC_BASE); 12074e8cf48SNishanth Menon k3_gic_init(); 121b5c2e1c4SAndrew F. Davis 122b5c2e1c4SAndrew F. Davis ti_sci_init(); 1231841c533SNishanth Menon } 1241841c533SNishanth Menon 1251841c533SNishanth Menon void platform_mem_init(void) 1261841c533SNishanth Menon { 1271841c533SNishanth Menon /* Do nothing for now... */ 1281841c533SNishanth Menon } 1291841c533SNishanth Menon 130e9cb89cfSNishanth Menon unsigned int plat_get_syscnt_freq2(void) 131e9cb89cfSNishanth Menon { 1326a22d9eaSNishanth Menon uint32_t gtc_freq; 1336a22d9eaSNishanth Menon uint32_t gtc_ctrl; 1346a22d9eaSNishanth Menon 1356a22d9eaSNishanth Menon /* Lets try and provide basic diagnostics - cost is low */ 1366a22d9eaSNishanth Menon gtc_ctrl = mmio_read_32(K3_GTC_BASE + K3_GTC_CNTCR_OFFSET); 1376a22d9eaSNishanth Menon /* Did the bootloader fail to enable timer and OS guys are confused? */ 1386a22d9eaSNishanth Menon if ((gtc_ctrl & K3_GTC_CNTCR_EN_MASK) == 0U) { 1396a22d9eaSNishanth Menon ERROR("GTC is disabled! Timekeeping broken. Fix Bootloader\n"); 1406a22d9eaSNishanth Menon } 1416a22d9eaSNishanth Menon /* 1426a22d9eaSNishanth Menon * If debug will not pause time, we will have issues like 1436a22d9eaSNishanth Menon * drivers timing out while debugging, in cases of OS like Linux, 1446a22d9eaSNishanth Menon * RCU stall errors, which can be hard to differentiate vs real issues. 1456a22d9eaSNishanth Menon */ 1466a22d9eaSNishanth Menon if ((gtc_ctrl & K3_GTC_CNTCR_HDBG_MASK) == 0U) { 1476a22d9eaSNishanth Menon WARN("GTC: Debug access doesn't stop time. Fix Bootloader\n"); 1486a22d9eaSNishanth Menon } 1496a22d9eaSNishanth Menon 1506a22d9eaSNishanth Menon gtc_freq = mmio_read_32(K3_GTC_BASE + K3_GTC_CNTFID0_OFFSET); 1516a22d9eaSNishanth Menon /* Many older bootloaders may have missed programming FID0 register */ 1526a22d9eaSNishanth Menon if (gtc_freq != 0U) { 1536a22d9eaSNishanth Menon return gtc_freq; 1546a22d9eaSNishanth Menon } 1556a22d9eaSNishanth Menon 1566a22d9eaSNishanth Menon /* 1576a22d9eaSNishanth Menon * We could have just warned about this, but this can have serious 1586a22d9eaSNishanth Menon * hard to debug side effects if we are NOT sure what the actual 1596a22d9eaSNishanth Menon * frequency is. Lets make sure people don't miss this. 1606a22d9eaSNishanth Menon */ 1616a22d9eaSNishanth Menon ERROR("GTC_CNTFID0 is 0! Assuming %d Hz. Fix Bootloader\n", 1626a22d9eaSNishanth Menon SYS_COUNTER_FREQ_IN_TICKS); 1636a22d9eaSNishanth Menon 164e9cb89cfSNishanth Menon return SYS_COUNTER_FREQ_IN_TICKS; 165e9cb89cfSNishanth Menon } 166e9cb89cfSNishanth Menon 1671841c533SNishanth Menon /* 1681841c533SNishanth Menon * Empty function to prevent the console from being uninitialized after BL33 is 1691841c533SNishanth Menon * started and allow us to see messages from BL31. 1701841c533SNishanth Menon */ 1711841c533SNishanth Menon void bl31_plat_runtime_setup(void) 1721841c533SNishanth Menon { 1731841c533SNishanth Menon } 1741841c533SNishanth Menon 1751841c533SNishanth Menon /******************************************************************************* 1761841c533SNishanth Menon * Return a pointer to the 'entry_point_info' structure of the next image 1771841c533SNishanth Menon * for the security state specified. BL3-3 corresponds to the non-secure 1781841c533SNishanth Menon * image type while BL3-2 corresponds to the secure image type. A NULL 1791841c533SNishanth Menon * pointer is returned if the image does not exist. 1801841c533SNishanth Menon ******************************************************************************/ 1811841c533SNishanth Menon entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 1821841c533SNishanth Menon { 183a546d25bSBenjamin Fair entry_point_info_t *next_image_info; 184a546d25bSBenjamin Fair 185a546d25bSBenjamin Fair assert(sec_state_is_valid(type)); 186a546d25bSBenjamin Fair next_image_info = (type == NON_SECURE) ? &bl33_image_ep_info : 187a546d25bSBenjamin Fair &bl32_image_ep_info; 188a546d25bSBenjamin Fair /* 189a546d25bSBenjamin Fair * None of the images on the ARM development platforms can have 0x0 190a546d25bSBenjamin Fair * as the entrypoint 191a546d25bSBenjamin Fair */ 192a546d25bSBenjamin Fair if (next_image_info->pc) 193a546d25bSBenjamin Fair return next_image_info; 194a546d25bSBenjamin Fair 195a546d25bSBenjamin Fair NOTICE("Requested nonexistent image\n"); 1961841c533SNishanth Menon return NULL; 1971841c533SNishanth Menon } 198