xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_private.c (revision c28c0ca213147fff56555b038de8261fc5b92211)
1db77f8bfSYann Gautier /*
2db77f8bfSYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
3db77f8bfSYann Gautier  *
4db77f8bfSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5db77f8bfSYann Gautier  */
6db77f8bfSYann Gautier 
7db77f8bfSYann Gautier #include <assert.h>
8db77f8bfSYann Gautier 
9db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
10db77f8bfSYann Gautier 
11db77f8bfSYann Gautier #include <platform_def.h>
12db77f8bfSYann Gautier 
13*c28c0ca2SYann Gautier #define BKPR_FWU_INFO	48U
14db77f8bfSYann Gautier #define BKPR_BOOT_MODE	96U
15db77f8bfSYann Gautier 
1603020b66SYann Gautier #if defined(IMAGE_BL31)
1703020b66SYann Gautier /* BL31 only uses the first half of the SYSRAM */
1803020b66SYann Gautier #define MAP_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
1903020b66SYann Gautier 					STM32MP_SYSRAM_SIZE / 2U, \
2003020b66SYann Gautier 					MT_MEMORY | \
2103020b66SYann Gautier 					MT_RW | \
2203020b66SYann Gautier 					MT_SECURE | \
2303020b66SYann Gautier 					MT_EXECUTE_NEVER)
2403020b66SYann Gautier #else
25db77f8bfSYann Gautier #define MAP_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
26db77f8bfSYann Gautier 					STM32MP_SYSRAM_SIZE, \
27db77f8bfSYann Gautier 					MT_MEMORY | \
28db77f8bfSYann Gautier 					MT_RW | \
29db77f8bfSYann Gautier 					MT_SECURE | \
30db77f8bfSYann Gautier 					MT_EXECUTE_NEVER)
3103020b66SYann Gautier #endif
32db77f8bfSYann Gautier 
33ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
34ae84525fSMaxime Méré #define MAP_SRAM1	MAP_REGION_FLAT(SRAM1_BASE, \
35ae84525fSMaxime Méré 					SRAM1_SIZE_FOR_TFA, \
36ae84525fSMaxime Méré 					MT_MEMORY | \
37ae84525fSMaxime Méré 					MT_RW | \
38ae84525fSMaxime Méré 					MT_SECURE | \
39ae84525fSMaxime Méré 					MT_EXECUTE_NEVER)
40ae84525fSMaxime Méré #endif
41ae84525fSMaxime Méré 
42db77f8bfSYann Gautier #define MAP_DEVICE	MAP_REGION_FLAT(STM32MP_DEVICE_BASE, \
43db77f8bfSYann Gautier 					STM32MP_DEVICE_SIZE, \
44db77f8bfSYann Gautier 					MT_DEVICE | \
45db77f8bfSYann Gautier 					MT_RW | \
46db77f8bfSYann Gautier 					MT_SECURE | \
47db77f8bfSYann Gautier 					MT_EXECUTE_NEVER)
48db77f8bfSYann Gautier 
49db77f8bfSYann Gautier #if defined(IMAGE_BL2)
50db77f8bfSYann Gautier static const mmap_region_t stm32mp2_mmap[] = {
51db77f8bfSYann Gautier 	MAP_SYSRAM,
52ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
53ae84525fSMaxime Méré 	MAP_SRAM1,
54ae84525fSMaxime Méré #endif
55db77f8bfSYann Gautier 	MAP_DEVICE,
56db77f8bfSYann Gautier 	{0}
57db77f8bfSYann Gautier };
58db77f8bfSYann Gautier #endif
5903020b66SYann Gautier #if defined(IMAGE_BL31)
6003020b66SYann Gautier static const mmap_region_t stm32mp2_mmap[] = {
6103020b66SYann Gautier 	MAP_SYSRAM,
6203020b66SYann Gautier 	MAP_DEVICE,
6303020b66SYann Gautier 	{0}
6403020b66SYann Gautier };
6503020b66SYann Gautier #endif
66db77f8bfSYann Gautier 
67db77f8bfSYann Gautier void configure_mmu(void)
68db77f8bfSYann Gautier {
69db77f8bfSYann Gautier 	mmap_add(stm32mp2_mmap);
70db77f8bfSYann Gautier 	init_xlat_tables();
71db77f8bfSYann Gautier 
72db77f8bfSYann Gautier 	enable_mmu_el3(0);
73db77f8bfSYann Gautier }
74db77f8bfSYann Gautier 
7552f530d3SMaxime Méré int stm32mp_map_retram(void)
7652f530d3SMaxime Méré {
7752f530d3SMaxime Méré 	return  mmap_add_dynamic_region(RETRAM_BASE, RETRAM_BASE,
7852f530d3SMaxime Méré 					RETRAM_SIZE,
7952f530d3SMaxime Méré 					MT_RW | MT_SECURE);
8052f530d3SMaxime Méré }
8152f530d3SMaxime Méré 
8252f530d3SMaxime Méré int stm32mp_unmap_retram(void)
8352f530d3SMaxime Méré {
8452f530d3SMaxime Méré 	return  mmap_remove_dynamic_region(RETRAM_BASE,
8552f530d3SMaxime Méré 					   RETRAM_SIZE);
8652f530d3SMaxime Méré }
8752f530d3SMaxime Méré 
88db77f8bfSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
89db77f8bfSYann Gautier {
90db77f8bfSYann Gautier 	if (bank == GPIO_BANK_Z) {
91db77f8bfSYann Gautier 		return GPIOZ_BASE;
92db77f8bfSYann Gautier 	}
93db77f8bfSYann Gautier 
94db77f8bfSYann Gautier 	assert(bank <= GPIO_BANK_K);
95db77f8bfSYann Gautier 
96db77f8bfSYann Gautier 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
97db77f8bfSYann Gautier }
98db77f8bfSYann Gautier 
99db77f8bfSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
100db77f8bfSYann Gautier {
101db77f8bfSYann Gautier 	if (bank == GPIO_BANK_Z) {
102db77f8bfSYann Gautier 		return 0;
103db77f8bfSYann Gautier 	}
104db77f8bfSYann Gautier 
105db77f8bfSYann Gautier 	assert(bank <= GPIO_BANK_K);
106db77f8bfSYann Gautier 
107db77f8bfSYann Gautier 	return bank * GPIO_BANK_OFFSET;
108db77f8bfSYann Gautier }
109db77f8bfSYann Gautier 
110db77f8bfSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
111db77f8bfSYann Gautier {
112db77f8bfSYann Gautier 	if (bank == GPIO_BANK_Z) {
113db77f8bfSYann Gautier 		return CK_BUS_GPIOZ;
114db77f8bfSYann Gautier 	}
115db77f8bfSYann Gautier 
116db77f8bfSYann Gautier 	assert(bank <= GPIO_BANK_K);
117db77f8bfSYann Gautier 
118db77f8bfSYann Gautier 	return CK_BUS_GPIOA + (bank - GPIO_BANK_A);
119db77f8bfSYann Gautier }
120db77f8bfSYann Gautier 
12127dd11dbSMaxime Méré #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
12227dd11dbSMaxime Méré /*
12327dd11dbSMaxime Méré  * UART Management
12427dd11dbSMaxime Méré  */
12527dd11dbSMaxime Méré static const uintptr_t stm32mp2_uart_addresses[STM32MP_NB_OF_UART] = {
12627dd11dbSMaxime Méré 	USART1_BASE,
12727dd11dbSMaxime Méré 	USART2_BASE,
12827dd11dbSMaxime Méré 	USART3_BASE,
12927dd11dbSMaxime Méré 	UART4_BASE,
13027dd11dbSMaxime Méré 	UART5_BASE,
13127dd11dbSMaxime Méré 	USART6_BASE,
13227dd11dbSMaxime Méré 	UART7_BASE,
13327dd11dbSMaxime Méré 	UART8_BASE,
13427dd11dbSMaxime Méré 	UART9_BASE,
13527dd11dbSMaxime Méré };
13627dd11dbSMaxime Méré 
13727dd11dbSMaxime Méré uintptr_t get_uart_address(uint32_t instance_nb)
13827dd11dbSMaxime Méré {
13927dd11dbSMaxime Méré 	if ((instance_nb == 0U) ||
14027dd11dbSMaxime Méré 	    (instance_nb > STM32MP_NB_OF_UART)) {
14127dd11dbSMaxime Méré 		return 0U;
14227dd11dbSMaxime Méré 	}
14327dd11dbSMaxime Méré 
14427dd11dbSMaxime Méré 	return stm32mp2_uart_addresses[instance_nb - 1U];
14527dd11dbSMaxime Méré }
14627dd11dbSMaxime Méré #endif
14727dd11dbSMaxime Méré 
148381b2a6bSYann Gautier uint32_t stm32mp_get_chip_version(void)
149381b2a6bSYann Gautier {
150381b2a6bSYann Gautier 	static uint32_t rev;
151381b2a6bSYann Gautier 
152381b2a6bSYann Gautier 	if (rev != 0U) {
153381b2a6bSYann Gautier 		return rev;
154381b2a6bSYann Gautier 	}
155381b2a6bSYann Gautier 
156381b2a6bSYann Gautier 	if (stm32_get_otp_value(REVISION_OTP, &rev) != 0) {
157381b2a6bSYann Gautier 		panic();
158381b2a6bSYann Gautier 	}
159381b2a6bSYann Gautier 
160381b2a6bSYann Gautier 	return rev;
161381b2a6bSYann Gautier }
162381b2a6bSYann Gautier 
163381b2a6bSYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
164381b2a6bSYann Gautier {
165381b2a6bSYann Gautier 	return stm32mp_syscfg_get_chip_dev_id();
166381b2a6bSYann Gautier }
167381b2a6bSYann Gautier 
168381b2a6bSYann Gautier static uint32_t get_part_number(void)
169381b2a6bSYann Gautier {
170381b2a6bSYann Gautier 	static uint32_t part_number;
171381b2a6bSYann Gautier 
172381b2a6bSYann Gautier 	if (part_number != 0U) {
173381b2a6bSYann Gautier 		return part_number;
174381b2a6bSYann Gautier 	}
175381b2a6bSYann Gautier 
176381b2a6bSYann Gautier 	if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) {
177381b2a6bSYann Gautier 		panic();
178381b2a6bSYann Gautier 	}
179381b2a6bSYann Gautier 
180381b2a6bSYann Gautier 	return part_number;
181381b2a6bSYann Gautier }
182381b2a6bSYann Gautier 
183381b2a6bSYann Gautier static uint32_t get_cpu_package(void)
184381b2a6bSYann Gautier {
185381b2a6bSYann Gautier 	static uint32_t package = UINT32_MAX;
186381b2a6bSYann Gautier 
187381b2a6bSYann Gautier 	if (package == UINT32_MAX) {
188381b2a6bSYann Gautier 		if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) {
189381b2a6bSYann Gautier 			panic();
190381b2a6bSYann Gautier 		}
191381b2a6bSYann Gautier 	}
192381b2a6bSYann Gautier 
193381b2a6bSYann Gautier 	return (package & PACKAGE_OTP_PKG_MASK) >> PACKAGE_OTP_PKG_SHIFT;
194381b2a6bSYann Gautier }
195381b2a6bSYann Gautier 
196381b2a6bSYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
197381b2a6bSYann Gautier {
198381b2a6bSYann Gautier 	char *cpu_s, *cpu_r, *pkg;
199381b2a6bSYann Gautier 
200381b2a6bSYann Gautier 	/* MPUs Part Numbers */
201381b2a6bSYann Gautier 	switch (get_part_number()) {
202381b2a6bSYann Gautier 	case STM32MP251A_PART_NB:
203381b2a6bSYann Gautier 		cpu_s = "251A";
204381b2a6bSYann Gautier 		break;
205381b2a6bSYann Gautier 	case STM32MP251C_PART_NB:
206381b2a6bSYann Gautier 		cpu_s = "251C";
207381b2a6bSYann Gautier 		break;
208381b2a6bSYann Gautier 	case STM32MP251D_PART_NB:
209381b2a6bSYann Gautier 		cpu_s = "251D";
210381b2a6bSYann Gautier 		break;
211381b2a6bSYann Gautier 	case STM32MP251F_PART_NB:
212381b2a6bSYann Gautier 		cpu_s = "251F";
213381b2a6bSYann Gautier 		break;
214381b2a6bSYann Gautier 	case STM32MP253A_PART_NB:
215381b2a6bSYann Gautier 		cpu_s = "253A";
216381b2a6bSYann Gautier 		break;
217381b2a6bSYann Gautier 	case STM32MP253C_PART_NB:
218381b2a6bSYann Gautier 		cpu_s = "253C";
219381b2a6bSYann Gautier 		break;
220381b2a6bSYann Gautier 	case STM32MP253D_PART_NB:
221381b2a6bSYann Gautier 		cpu_s = "253D";
222381b2a6bSYann Gautier 		break;
223381b2a6bSYann Gautier 	case STM32MP253F_PART_NB:
224381b2a6bSYann Gautier 		cpu_s = "253F";
225381b2a6bSYann Gautier 		break;
226381b2a6bSYann Gautier 	case STM32MP255A_PART_NB:
227381b2a6bSYann Gautier 		cpu_s = "255A";
228381b2a6bSYann Gautier 		break;
229381b2a6bSYann Gautier 	case STM32MP255C_PART_NB:
230381b2a6bSYann Gautier 		cpu_s = "255C";
231381b2a6bSYann Gautier 		break;
232381b2a6bSYann Gautier 	case STM32MP255D_PART_NB:
233381b2a6bSYann Gautier 		cpu_s = "255D";
234381b2a6bSYann Gautier 		break;
235381b2a6bSYann Gautier 	case STM32MP255F_PART_NB:
236381b2a6bSYann Gautier 		cpu_s = "255F";
237381b2a6bSYann Gautier 		break;
238381b2a6bSYann Gautier 	case STM32MP257A_PART_NB:
239381b2a6bSYann Gautier 		cpu_s = "257A";
240381b2a6bSYann Gautier 		break;
241381b2a6bSYann Gautier 	case STM32MP257C_PART_NB:
242381b2a6bSYann Gautier 		cpu_s = "257C";
243381b2a6bSYann Gautier 		break;
244381b2a6bSYann Gautier 	case STM32MP257D_PART_NB:
245381b2a6bSYann Gautier 		cpu_s = "257D";
246381b2a6bSYann Gautier 		break;
247381b2a6bSYann Gautier 	case STM32MP257F_PART_NB:
248381b2a6bSYann Gautier 		cpu_s = "257F";
249381b2a6bSYann Gautier 		break;
250381b2a6bSYann Gautier 	default:
251381b2a6bSYann Gautier 		cpu_s = "????";
252381b2a6bSYann Gautier 		break;
253381b2a6bSYann Gautier 	}
254381b2a6bSYann Gautier 
255381b2a6bSYann Gautier 	/* Package */
256381b2a6bSYann Gautier 	switch (get_cpu_package()) {
257381b2a6bSYann Gautier 	case STM32MP25_PKG_CUSTOM:
258381b2a6bSYann Gautier 		pkg = "XX";
259381b2a6bSYann Gautier 		break;
260381b2a6bSYann Gautier 	case STM32MP25_PKG_AL_VFBGA361:
261381b2a6bSYann Gautier 		pkg = "AL";
262381b2a6bSYann Gautier 		break;
263381b2a6bSYann Gautier 	case STM32MP25_PKG_AK_VFBGA424:
264381b2a6bSYann Gautier 		pkg = "AK";
265381b2a6bSYann Gautier 		break;
266381b2a6bSYann Gautier 	case STM32MP25_PKG_AI_TFBGA436:
267381b2a6bSYann Gautier 		pkg = "AI";
268381b2a6bSYann Gautier 		break;
269381b2a6bSYann Gautier 	default:
270381b2a6bSYann Gautier 		pkg = "??";
271381b2a6bSYann Gautier 		break;
272381b2a6bSYann Gautier 	}
273381b2a6bSYann Gautier 
274381b2a6bSYann Gautier 	/* REVISION */
275381b2a6bSYann Gautier 	switch (stm32mp_get_chip_version()) {
276381b2a6bSYann Gautier 	case STM32MP2_REV_A:
277381b2a6bSYann Gautier 		cpu_r = "A";
278381b2a6bSYann Gautier 		break;
279381b2a6bSYann Gautier 	case STM32MP2_REV_B:
280381b2a6bSYann Gautier 		cpu_r = "B";
281381b2a6bSYann Gautier 		break;
282381b2a6bSYann Gautier 	case STM32MP2_REV_X:
283381b2a6bSYann Gautier 		cpu_r = "X";
284381b2a6bSYann Gautier 		break;
285381b2a6bSYann Gautier 	case STM32MP2_REV_Y:
286381b2a6bSYann Gautier 		cpu_r = "Y";
287381b2a6bSYann Gautier 		break;
288381b2a6bSYann Gautier 	case STM32MP2_REV_Z:
289381b2a6bSYann Gautier 		cpu_r = "Z";
290381b2a6bSYann Gautier 		break;
291381b2a6bSYann Gautier 	default:
292381b2a6bSYann Gautier 		cpu_r = "?";
293381b2a6bSYann Gautier 		break;
294381b2a6bSYann Gautier 	}
295381b2a6bSYann Gautier 
296381b2a6bSYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
297381b2a6bSYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
298381b2a6bSYann Gautier }
299381b2a6bSYann Gautier 
300381b2a6bSYann Gautier void stm32mp_print_cpuinfo(void)
301381b2a6bSYann Gautier {
302381b2a6bSYann Gautier 	char name[STM32_SOC_NAME_SIZE];
303381b2a6bSYann Gautier 
304381b2a6bSYann Gautier 	stm32mp_get_soc_name(name);
305381b2a6bSYann Gautier 	NOTICE("CPU: %s\n", name);
306381b2a6bSYann Gautier }
307381b2a6bSYann Gautier 
308cdaced36SYann Gautier void stm32mp_print_boardinfo(void)
309cdaced36SYann Gautier {
310cdaced36SYann Gautier 	uint32_t board_id = 0U;
311cdaced36SYann Gautier 
312cdaced36SYann Gautier 	if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) {
313cdaced36SYann Gautier 		return;
314cdaced36SYann Gautier 	}
315cdaced36SYann Gautier 
316cdaced36SYann Gautier 	if (board_id != 0U) {
317cdaced36SYann Gautier 		stm32_display_board_info(board_id);
318cdaced36SYann Gautier 	}
319cdaced36SYann Gautier }
320cdaced36SYann Gautier 
32187cd847cSYann Gautier bool stm32mp_is_wakeup_from_standby(void)
32287cd847cSYann Gautier {
32387cd847cSYann Gautier 	/* TODO add source code to determine if platform is waking up from standby mode */
32487cd847cSYann Gautier 	return false;
32587cd847cSYann Gautier }
32687cd847cSYann Gautier 
327db77f8bfSYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void)
328db77f8bfSYann Gautier {
329db77f8bfSYann Gautier 	return tamp_bkpr(BKPR_BOOT_MODE);
330db77f8bfSYann Gautier }
3312fd7b230SNicolas Le Bayon 
332*c28c0ca2SYann Gautier #if PSA_FWU_SUPPORT
333*c28c0ca2SYann Gautier uintptr_t stm32_get_bkpr_fwu_info_addr(void)
334*c28c0ca2SYann Gautier {
335*c28c0ca2SYann Gautier 	return tamp_bkpr(BKPR_FWU_INFO);
336*c28c0ca2SYann Gautier }
337*c28c0ca2SYann Gautier #endif /* PSA_FWU_SUPPORT */
338*c28c0ca2SYann Gautier 
3392fd7b230SNicolas Le Bayon uintptr_t stm32_ddrdbg_get_base(void)
3402fd7b230SNicolas Le Bayon {
3412fd7b230SNicolas Le Bayon 	return DDRDBG_BASE;
3422fd7b230SNicolas Le Bayon }
343