xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_private.c (revision ae84525f44ddfe8abd66644475899fdc19893481)
1db77f8bfSYann Gautier /*
2db77f8bfSYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
3db77f8bfSYann Gautier  *
4db77f8bfSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5db77f8bfSYann Gautier  */
6db77f8bfSYann Gautier 
7db77f8bfSYann Gautier #include <assert.h>
8db77f8bfSYann Gautier 
9db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
10db77f8bfSYann Gautier 
11db77f8bfSYann Gautier #include <platform_def.h>
12db77f8bfSYann Gautier 
13db77f8bfSYann Gautier #define BKPR_BOOT_MODE	96U
14db77f8bfSYann Gautier 
1503020b66SYann Gautier #if defined(IMAGE_BL31)
1603020b66SYann Gautier /* BL31 only uses the first half of the SYSRAM */
1703020b66SYann Gautier #define MAP_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
1803020b66SYann Gautier 					STM32MP_SYSRAM_SIZE / 2U, \
1903020b66SYann Gautier 					MT_MEMORY | \
2003020b66SYann Gautier 					MT_RW | \
2103020b66SYann Gautier 					MT_SECURE | \
2203020b66SYann Gautier 					MT_EXECUTE_NEVER)
2303020b66SYann Gautier #else
24db77f8bfSYann Gautier #define MAP_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
25db77f8bfSYann Gautier 					STM32MP_SYSRAM_SIZE, \
26db77f8bfSYann Gautier 					MT_MEMORY | \
27db77f8bfSYann Gautier 					MT_RW | \
28db77f8bfSYann Gautier 					MT_SECURE | \
29db77f8bfSYann Gautier 					MT_EXECUTE_NEVER)
3003020b66SYann Gautier #endif
31db77f8bfSYann Gautier 
32*ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
33*ae84525fSMaxime Méré #define MAP_SRAM1	MAP_REGION_FLAT(SRAM1_BASE, \
34*ae84525fSMaxime Méré 					SRAM1_SIZE_FOR_TFA, \
35*ae84525fSMaxime Méré 					MT_MEMORY | \
36*ae84525fSMaxime Méré 					MT_RW | \
37*ae84525fSMaxime Méré 					MT_SECURE | \
38*ae84525fSMaxime Méré 					MT_EXECUTE_NEVER)
39*ae84525fSMaxime Méré #endif
40*ae84525fSMaxime Méré 
41db77f8bfSYann Gautier #define MAP_DEVICE	MAP_REGION_FLAT(STM32MP_DEVICE_BASE, \
42db77f8bfSYann Gautier 					STM32MP_DEVICE_SIZE, \
43db77f8bfSYann Gautier 					MT_DEVICE | \
44db77f8bfSYann Gautier 					MT_RW | \
45db77f8bfSYann Gautier 					MT_SECURE | \
46db77f8bfSYann Gautier 					MT_EXECUTE_NEVER)
47db77f8bfSYann Gautier 
48db77f8bfSYann Gautier #if defined(IMAGE_BL2)
49db77f8bfSYann Gautier static const mmap_region_t stm32mp2_mmap[] = {
50db77f8bfSYann Gautier 	MAP_SYSRAM,
51*ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
52*ae84525fSMaxime Méré 	MAP_SRAM1,
53*ae84525fSMaxime Méré #endif
54db77f8bfSYann Gautier 	MAP_DEVICE,
55db77f8bfSYann Gautier 	{0}
56db77f8bfSYann Gautier };
57db77f8bfSYann Gautier #endif
5803020b66SYann Gautier #if defined(IMAGE_BL31)
5903020b66SYann Gautier static const mmap_region_t stm32mp2_mmap[] = {
6003020b66SYann Gautier 	MAP_SYSRAM,
6103020b66SYann Gautier 	MAP_DEVICE,
6203020b66SYann Gautier 	{0}
6303020b66SYann Gautier };
6403020b66SYann Gautier #endif
65db77f8bfSYann Gautier 
66db77f8bfSYann Gautier void configure_mmu(void)
67db77f8bfSYann Gautier {
68db77f8bfSYann Gautier 	mmap_add(stm32mp2_mmap);
69db77f8bfSYann Gautier 	init_xlat_tables();
70db77f8bfSYann Gautier 
71db77f8bfSYann Gautier 	enable_mmu_el3(0);
72db77f8bfSYann Gautier }
73db77f8bfSYann Gautier 
74db77f8bfSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
75db77f8bfSYann Gautier {
76db77f8bfSYann Gautier 	if (bank == GPIO_BANK_Z) {
77db77f8bfSYann Gautier 		return GPIOZ_BASE;
78db77f8bfSYann Gautier 	}
79db77f8bfSYann Gautier 
80db77f8bfSYann Gautier 	assert(bank <= GPIO_BANK_K);
81db77f8bfSYann Gautier 
82db77f8bfSYann Gautier 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
83db77f8bfSYann Gautier }
84db77f8bfSYann Gautier 
85db77f8bfSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
86db77f8bfSYann Gautier {
87db77f8bfSYann Gautier 	if (bank == GPIO_BANK_Z) {
88db77f8bfSYann Gautier 		return 0;
89db77f8bfSYann Gautier 	}
90db77f8bfSYann Gautier 
91db77f8bfSYann Gautier 	assert(bank <= GPIO_BANK_K);
92db77f8bfSYann Gautier 
93db77f8bfSYann Gautier 	return bank * GPIO_BANK_OFFSET;
94db77f8bfSYann Gautier }
95db77f8bfSYann Gautier 
96db77f8bfSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
97db77f8bfSYann Gautier {
98db77f8bfSYann Gautier 	if (bank == GPIO_BANK_Z) {
99db77f8bfSYann Gautier 		return CK_BUS_GPIOZ;
100db77f8bfSYann Gautier 	}
101db77f8bfSYann Gautier 
102db77f8bfSYann Gautier 	assert(bank <= GPIO_BANK_K);
103db77f8bfSYann Gautier 
104db77f8bfSYann Gautier 	return CK_BUS_GPIOA + (bank - GPIO_BANK_A);
105db77f8bfSYann Gautier }
106db77f8bfSYann Gautier 
107381b2a6bSYann Gautier uint32_t stm32mp_get_chip_version(void)
108381b2a6bSYann Gautier {
109381b2a6bSYann Gautier 	static uint32_t rev;
110381b2a6bSYann Gautier 
111381b2a6bSYann Gautier 	if (rev != 0U) {
112381b2a6bSYann Gautier 		return rev;
113381b2a6bSYann Gautier 	}
114381b2a6bSYann Gautier 
115381b2a6bSYann Gautier 	if (stm32_get_otp_value(REVISION_OTP, &rev) != 0) {
116381b2a6bSYann Gautier 		panic();
117381b2a6bSYann Gautier 	}
118381b2a6bSYann Gautier 
119381b2a6bSYann Gautier 	return rev;
120381b2a6bSYann Gautier }
121381b2a6bSYann Gautier 
122381b2a6bSYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
123381b2a6bSYann Gautier {
124381b2a6bSYann Gautier 	return stm32mp_syscfg_get_chip_dev_id();
125381b2a6bSYann Gautier }
126381b2a6bSYann Gautier 
127381b2a6bSYann Gautier static uint32_t get_part_number(void)
128381b2a6bSYann Gautier {
129381b2a6bSYann Gautier 	static uint32_t part_number;
130381b2a6bSYann Gautier 
131381b2a6bSYann Gautier 	if (part_number != 0U) {
132381b2a6bSYann Gautier 		return part_number;
133381b2a6bSYann Gautier 	}
134381b2a6bSYann Gautier 
135381b2a6bSYann Gautier 	if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) {
136381b2a6bSYann Gautier 		panic();
137381b2a6bSYann Gautier 	}
138381b2a6bSYann Gautier 
139381b2a6bSYann Gautier 	return part_number;
140381b2a6bSYann Gautier }
141381b2a6bSYann Gautier 
142381b2a6bSYann Gautier static uint32_t get_cpu_package(void)
143381b2a6bSYann Gautier {
144381b2a6bSYann Gautier 	static uint32_t package = UINT32_MAX;
145381b2a6bSYann Gautier 
146381b2a6bSYann Gautier 	if (package == UINT32_MAX) {
147381b2a6bSYann Gautier 		if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) {
148381b2a6bSYann Gautier 			panic();
149381b2a6bSYann Gautier 		}
150381b2a6bSYann Gautier 	}
151381b2a6bSYann Gautier 
152381b2a6bSYann Gautier 	return (package & PACKAGE_OTP_PKG_MASK) >> PACKAGE_OTP_PKG_SHIFT;
153381b2a6bSYann Gautier }
154381b2a6bSYann Gautier 
155381b2a6bSYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
156381b2a6bSYann Gautier {
157381b2a6bSYann Gautier 	char *cpu_s, *cpu_r, *pkg;
158381b2a6bSYann Gautier 
159381b2a6bSYann Gautier 	/* MPUs Part Numbers */
160381b2a6bSYann Gautier 	switch (get_part_number()) {
161381b2a6bSYann Gautier 	case STM32MP251A_PART_NB:
162381b2a6bSYann Gautier 		cpu_s = "251A";
163381b2a6bSYann Gautier 		break;
164381b2a6bSYann Gautier 	case STM32MP251C_PART_NB:
165381b2a6bSYann Gautier 		cpu_s = "251C";
166381b2a6bSYann Gautier 		break;
167381b2a6bSYann Gautier 	case STM32MP251D_PART_NB:
168381b2a6bSYann Gautier 		cpu_s = "251D";
169381b2a6bSYann Gautier 		break;
170381b2a6bSYann Gautier 	case STM32MP251F_PART_NB:
171381b2a6bSYann Gautier 		cpu_s = "251F";
172381b2a6bSYann Gautier 		break;
173381b2a6bSYann Gautier 	case STM32MP253A_PART_NB:
174381b2a6bSYann Gautier 		cpu_s = "253A";
175381b2a6bSYann Gautier 		break;
176381b2a6bSYann Gautier 	case STM32MP253C_PART_NB:
177381b2a6bSYann Gautier 		cpu_s = "253C";
178381b2a6bSYann Gautier 		break;
179381b2a6bSYann Gautier 	case STM32MP253D_PART_NB:
180381b2a6bSYann Gautier 		cpu_s = "253D";
181381b2a6bSYann Gautier 		break;
182381b2a6bSYann Gautier 	case STM32MP253F_PART_NB:
183381b2a6bSYann Gautier 		cpu_s = "253F";
184381b2a6bSYann Gautier 		break;
185381b2a6bSYann Gautier 	case STM32MP255A_PART_NB:
186381b2a6bSYann Gautier 		cpu_s = "255A";
187381b2a6bSYann Gautier 		break;
188381b2a6bSYann Gautier 	case STM32MP255C_PART_NB:
189381b2a6bSYann Gautier 		cpu_s = "255C";
190381b2a6bSYann Gautier 		break;
191381b2a6bSYann Gautier 	case STM32MP255D_PART_NB:
192381b2a6bSYann Gautier 		cpu_s = "255D";
193381b2a6bSYann Gautier 		break;
194381b2a6bSYann Gautier 	case STM32MP255F_PART_NB:
195381b2a6bSYann Gautier 		cpu_s = "255F";
196381b2a6bSYann Gautier 		break;
197381b2a6bSYann Gautier 	case STM32MP257A_PART_NB:
198381b2a6bSYann Gautier 		cpu_s = "257A";
199381b2a6bSYann Gautier 		break;
200381b2a6bSYann Gautier 	case STM32MP257C_PART_NB:
201381b2a6bSYann Gautier 		cpu_s = "257C";
202381b2a6bSYann Gautier 		break;
203381b2a6bSYann Gautier 	case STM32MP257D_PART_NB:
204381b2a6bSYann Gautier 		cpu_s = "257D";
205381b2a6bSYann Gautier 		break;
206381b2a6bSYann Gautier 	case STM32MP257F_PART_NB:
207381b2a6bSYann Gautier 		cpu_s = "257F";
208381b2a6bSYann Gautier 		break;
209381b2a6bSYann Gautier 	default:
210381b2a6bSYann Gautier 		cpu_s = "????";
211381b2a6bSYann Gautier 		break;
212381b2a6bSYann Gautier 	}
213381b2a6bSYann Gautier 
214381b2a6bSYann Gautier 	/* Package */
215381b2a6bSYann Gautier 	switch (get_cpu_package()) {
216381b2a6bSYann Gautier 	case STM32MP25_PKG_CUSTOM:
217381b2a6bSYann Gautier 		pkg = "XX";
218381b2a6bSYann Gautier 		break;
219381b2a6bSYann Gautier 	case STM32MP25_PKG_AL_VFBGA361:
220381b2a6bSYann Gautier 		pkg = "AL";
221381b2a6bSYann Gautier 		break;
222381b2a6bSYann Gautier 	case STM32MP25_PKG_AK_VFBGA424:
223381b2a6bSYann Gautier 		pkg = "AK";
224381b2a6bSYann Gautier 		break;
225381b2a6bSYann Gautier 	case STM32MP25_PKG_AI_TFBGA436:
226381b2a6bSYann Gautier 		pkg = "AI";
227381b2a6bSYann Gautier 		break;
228381b2a6bSYann Gautier 	default:
229381b2a6bSYann Gautier 		pkg = "??";
230381b2a6bSYann Gautier 		break;
231381b2a6bSYann Gautier 	}
232381b2a6bSYann Gautier 
233381b2a6bSYann Gautier 	/* REVISION */
234381b2a6bSYann Gautier 	switch (stm32mp_get_chip_version()) {
235381b2a6bSYann Gautier 	case STM32MP2_REV_A:
236381b2a6bSYann Gautier 		cpu_r = "A";
237381b2a6bSYann Gautier 		break;
238381b2a6bSYann Gautier 	case STM32MP2_REV_B:
239381b2a6bSYann Gautier 		cpu_r = "B";
240381b2a6bSYann Gautier 		break;
241381b2a6bSYann Gautier 	case STM32MP2_REV_X:
242381b2a6bSYann Gautier 		cpu_r = "X";
243381b2a6bSYann Gautier 		break;
244381b2a6bSYann Gautier 	case STM32MP2_REV_Y:
245381b2a6bSYann Gautier 		cpu_r = "Y";
246381b2a6bSYann Gautier 		break;
247381b2a6bSYann Gautier 	case STM32MP2_REV_Z:
248381b2a6bSYann Gautier 		cpu_r = "Z";
249381b2a6bSYann Gautier 		break;
250381b2a6bSYann Gautier 	default:
251381b2a6bSYann Gautier 		cpu_r = "?";
252381b2a6bSYann Gautier 		break;
253381b2a6bSYann Gautier 	}
254381b2a6bSYann Gautier 
255381b2a6bSYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
256381b2a6bSYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
257381b2a6bSYann Gautier }
258381b2a6bSYann Gautier 
259381b2a6bSYann Gautier void stm32mp_print_cpuinfo(void)
260381b2a6bSYann Gautier {
261381b2a6bSYann Gautier 	char name[STM32_SOC_NAME_SIZE];
262381b2a6bSYann Gautier 
263381b2a6bSYann Gautier 	stm32mp_get_soc_name(name);
264381b2a6bSYann Gautier 	NOTICE("CPU: %s\n", name);
265381b2a6bSYann Gautier }
266381b2a6bSYann Gautier 
267cdaced36SYann Gautier void stm32mp_print_boardinfo(void)
268cdaced36SYann Gautier {
269cdaced36SYann Gautier 	uint32_t board_id = 0U;
270cdaced36SYann Gautier 
271cdaced36SYann Gautier 	if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) {
272cdaced36SYann Gautier 		return;
273cdaced36SYann Gautier 	}
274cdaced36SYann Gautier 
275cdaced36SYann Gautier 	if (board_id != 0U) {
276cdaced36SYann Gautier 		stm32_display_board_info(board_id);
277cdaced36SYann Gautier 	}
278cdaced36SYann Gautier }
279cdaced36SYann Gautier 
280db77f8bfSYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void)
281db77f8bfSYann Gautier {
282db77f8bfSYann Gautier 	return tamp_bkpr(BKPR_BOOT_MODE);
283db77f8bfSYann Gautier }
284