1db77f8bfSYann Gautier /* 2db77f8bfSYann Gautier * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved 3db77f8bfSYann Gautier * 4db77f8bfSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5db77f8bfSYann Gautier */ 6db77f8bfSYann Gautier 7db77f8bfSYann Gautier #include <assert.h> 8db77f8bfSYann Gautier 9db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 10db77f8bfSYann Gautier 11db77f8bfSYann Gautier #include <platform_def.h> 12db77f8bfSYann Gautier 13db77f8bfSYann Gautier #define BKPR_BOOT_MODE 96U 14db77f8bfSYann Gautier 1503020b66SYann Gautier #if defined(IMAGE_BL31) 1603020b66SYann Gautier /* BL31 only uses the first half of the SYSRAM */ 1703020b66SYann Gautier #define MAP_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 1803020b66SYann Gautier STM32MP_SYSRAM_SIZE / 2U, \ 1903020b66SYann Gautier MT_MEMORY | \ 2003020b66SYann Gautier MT_RW | \ 2103020b66SYann Gautier MT_SECURE | \ 2203020b66SYann Gautier MT_EXECUTE_NEVER) 2303020b66SYann Gautier #else 24db77f8bfSYann Gautier #define MAP_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 25db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE, \ 26db77f8bfSYann Gautier MT_MEMORY | \ 27db77f8bfSYann Gautier MT_RW | \ 28db77f8bfSYann Gautier MT_SECURE | \ 29db77f8bfSYann Gautier MT_EXECUTE_NEVER) 3003020b66SYann Gautier #endif 31db77f8bfSYann Gautier 32ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 33ae84525fSMaxime Méré #define MAP_SRAM1 MAP_REGION_FLAT(SRAM1_BASE, \ 34ae84525fSMaxime Méré SRAM1_SIZE_FOR_TFA, \ 35ae84525fSMaxime Méré MT_MEMORY | \ 36ae84525fSMaxime Méré MT_RW | \ 37ae84525fSMaxime Méré MT_SECURE | \ 38ae84525fSMaxime Méré MT_EXECUTE_NEVER) 39ae84525fSMaxime Méré #endif 40ae84525fSMaxime Méré 41db77f8bfSYann Gautier #define MAP_DEVICE MAP_REGION_FLAT(STM32MP_DEVICE_BASE, \ 42db77f8bfSYann Gautier STM32MP_DEVICE_SIZE, \ 43db77f8bfSYann Gautier MT_DEVICE | \ 44db77f8bfSYann Gautier MT_RW | \ 45db77f8bfSYann Gautier MT_SECURE | \ 46db77f8bfSYann Gautier MT_EXECUTE_NEVER) 47db77f8bfSYann Gautier 48db77f8bfSYann Gautier #if defined(IMAGE_BL2) 49db77f8bfSYann Gautier static const mmap_region_t stm32mp2_mmap[] = { 50db77f8bfSYann Gautier MAP_SYSRAM, 51ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 52ae84525fSMaxime Méré MAP_SRAM1, 53ae84525fSMaxime Méré #endif 54db77f8bfSYann Gautier MAP_DEVICE, 55db77f8bfSYann Gautier {0} 56db77f8bfSYann Gautier }; 57db77f8bfSYann Gautier #endif 5803020b66SYann Gautier #if defined(IMAGE_BL31) 5903020b66SYann Gautier static const mmap_region_t stm32mp2_mmap[] = { 6003020b66SYann Gautier MAP_SYSRAM, 6103020b66SYann Gautier MAP_DEVICE, 6203020b66SYann Gautier {0} 6303020b66SYann Gautier }; 6403020b66SYann Gautier #endif 65db77f8bfSYann Gautier 66db77f8bfSYann Gautier void configure_mmu(void) 67db77f8bfSYann Gautier { 68db77f8bfSYann Gautier mmap_add(stm32mp2_mmap); 69db77f8bfSYann Gautier init_xlat_tables(); 70db77f8bfSYann Gautier 71db77f8bfSYann Gautier enable_mmu_el3(0); 72db77f8bfSYann Gautier } 73db77f8bfSYann Gautier 7452f530d3SMaxime Méré int stm32mp_map_retram(void) 7552f530d3SMaxime Méré { 7652f530d3SMaxime Méré return mmap_add_dynamic_region(RETRAM_BASE, RETRAM_BASE, 7752f530d3SMaxime Méré RETRAM_SIZE, 7852f530d3SMaxime Méré MT_RW | MT_SECURE); 7952f530d3SMaxime Méré } 8052f530d3SMaxime Méré 8152f530d3SMaxime Méré int stm32mp_unmap_retram(void) 8252f530d3SMaxime Méré { 8352f530d3SMaxime Méré return mmap_remove_dynamic_region(RETRAM_BASE, 8452f530d3SMaxime Méré RETRAM_SIZE); 8552f530d3SMaxime Méré } 8652f530d3SMaxime Méré 87db77f8bfSYann Gautier uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 88db77f8bfSYann Gautier { 89db77f8bfSYann Gautier if (bank == GPIO_BANK_Z) { 90db77f8bfSYann Gautier return GPIOZ_BASE; 91db77f8bfSYann Gautier } 92db77f8bfSYann Gautier 93db77f8bfSYann Gautier assert(bank <= GPIO_BANK_K); 94db77f8bfSYann Gautier 95db77f8bfSYann Gautier return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 96db77f8bfSYann Gautier } 97db77f8bfSYann Gautier 98db77f8bfSYann Gautier uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 99db77f8bfSYann Gautier { 100db77f8bfSYann Gautier if (bank == GPIO_BANK_Z) { 101db77f8bfSYann Gautier return 0; 102db77f8bfSYann Gautier } 103db77f8bfSYann Gautier 104db77f8bfSYann Gautier assert(bank <= GPIO_BANK_K); 105db77f8bfSYann Gautier 106db77f8bfSYann Gautier return bank * GPIO_BANK_OFFSET; 107db77f8bfSYann Gautier } 108db77f8bfSYann Gautier 109db77f8bfSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 110db77f8bfSYann Gautier { 111db77f8bfSYann Gautier if (bank == GPIO_BANK_Z) { 112db77f8bfSYann Gautier return CK_BUS_GPIOZ; 113db77f8bfSYann Gautier } 114db77f8bfSYann Gautier 115db77f8bfSYann Gautier assert(bank <= GPIO_BANK_K); 116db77f8bfSYann Gautier 117db77f8bfSYann Gautier return CK_BUS_GPIOA + (bank - GPIO_BANK_A); 118db77f8bfSYann Gautier } 119db77f8bfSYann Gautier 120381b2a6bSYann Gautier uint32_t stm32mp_get_chip_version(void) 121381b2a6bSYann Gautier { 122381b2a6bSYann Gautier static uint32_t rev; 123381b2a6bSYann Gautier 124381b2a6bSYann Gautier if (rev != 0U) { 125381b2a6bSYann Gautier return rev; 126381b2a6bSYann Gautier } 127381b2a6bSYann Gautier 128381b2a6bSYann Gautier if (stm32_get_otp_value(REVISION_OTP, &rev) != 0) { 129381b2a6bSYann Gautier panic(); 130381b2a6bSYann Gautier } 131381b2a6bSYann Gautier 132381b2a6bSYann Gautier return rev; 133381b2a6bSYann Gautier } 134381b2a6bSYann Gautier 135381b2a6bSYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 136381b2a6bSYann Gautier { 137381b2a6bSYann Gautier return stm32mp_syscfg_get_chip_dev_id(); 138381b2a6bSYann Gautier } 139381b2a6bSYann Gautier 140381b2a6bSYann Gautier static uint32_t get_part_number(void) 141381b2a6bSYann Gautier { 142381b2a6bSYann Gautier static uint32_t part_number; 143381b2a6bSYann Gautier 144381b2a6bSYann Gautier if (part_number != 0U) { 145381b2a6bSYann Gautier return part_number; 146381b2a6bSYann Gautier } 147381b2a6bSYann Gautier 148381b2a6bSYann Gautier if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) { 149381b2a6bSYann Gautier panic(); 150381b2a6bSYann Gautier } 151381b2a6bSYann Gautier 152381b2a6bSYann Gautier return part_number; 153381b2a6bSYann Gautier } 154381b2a6bSYann Gautier 155381b2a6bSYann Gautier static uint32_t get_cpu_package(void) 156381b2a6bSYann Gautier { 157381b2a6bSYann Gautier static uint32_t package = UINT32_MAX; 158381b2a6bSYann Gautier 159381b2a6bSYann Gautier if (package == UINT32_MAX) { 160381b2a6bSYann Gautier if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) { 161381b2a6bSYann Gautier panic(); 162381b2a6bSYann Gautier } 163381b2a6bSYann Gautier } 164381b2a6bSYann Gautier 165381b2a6bSYann Gautier return (package & PACKAGE_OTP_PKG_MASK) >> PACKAGE_OTP_PKG_SHIFT; 166381b2a6bSYann Gautier } 167381b2a6bSYann Gautier 168381b2a6bSYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 169381b2a6bSYann Gautier { 170381b2a6bSYann Gautier char *cpu_s, *cpu_r, *pkg; 171381b2a6bSYann Gautier 172381b2a6bSYann Gautier /* MPUs Part Numbers */ 173381b2a6bSYann Gautier switch (get_part_number()) { 174381b2a6bSYann Gautier case STM32MP251A_PART_NB: 175381b2a6bSYann Gautier cpu_s = "251A"; 176381b2a6bSYann Gautier break; 177381b2a6bSYann Gautier case STM32MP251C_PART_NB: 178381b2a6bSYann Gautier cpu_s = "251C"; 179381b2a6bSYann Gautier break; 180381b2a6bSYann Gautier case STM32MP251D_PART_NB: 181381b2a6bSYann Gautier cpu_s = "251D"; 182381b2a6bSYann Gautier break; 183381b2a6bSYann Gautier case STM32MP251F_PART_NB: 184381b2a6bSYann Gautier cpu_s = "251F"; 185381b2a6bSYann Gautier break; 186381b2a6bSYann Gautier case STM32MP253A_PART_NB: 187381b2a6bSYann Gautier cpu_s = "253A"; 188381b2a6bSYann Gautier break; 189381b2a6bSYann Gautier case STM32MP253C_PART_NB: 190381b2a6bSYann Gautier cpu_s = "253C"; 191381b2a6bSYann Gautier break; 192381b2a6bSYann Gautier case STM32MP253D_PART_NB: 193381b2a6bSYann Gautier cpu_s = "253D"; 194381b2a6bSYann Gautier break; 195381b2a6bSYann Gautier case STM32MP253F_PART_NB: 196381b2a6bSYann Gautier cpu_s = "253F"; 197381b2a6bSYann Gautier break; 198381b2a6bSYann Gautier case STM32MP255A_PART_NB: 199381b2a6bSYann Gautier cpu_s = "255A"; 200381b2a6bSYann Gautier break; 201381b2a6bSYann Gautier case STM32MP255C_PART_NB: 202381b2a6bSYann Gautier cpu_s = "255C"; 203381b2a6bSYann Gautier break; 204381b2a6bSYann Gautier case STM32MP255D_PART_NB: 205381b2a6bSYann Gautier cpu_s = "255D"; 206381b2a6bSYann Gautier break; 207381b2a6bSYann Gautier case STM32MP255F_PART_NB: 208381b2a6bSYann Gautier cpu_s = "255F"; 209381b2a6bSYann Gautier break; 210381b2a6bSYann Gautier case STM32MP257A_PART_NB: 211381b2a6bSYann Gautier cpu_s = "257A"; 212381b2a6bSYann Gautier break; 213381b2a6bSYann Gautier case STM32MP257C_PART_NB: 214381b2a6bSYann Gautier cpu_s = "257C"; 215381b2a6bSYann Gautier break; 216381b2a6bSYann Gautier case STM32MP257D_PART_NB: 217381b2a6bSYann Gautier cpu_s = "257D"; 218381b2a6bSYann Gautier break; 219381b2a6bSYann Gautier case STM32MP257F_PART_NB: 220381b2a6bSYann Gautier cpu_s = "257F"; 221381b2a6bSYann Gautier break; 222381b2a6bSYann Gautier default: 223381b2a6bSYann Gautier cpu_s = "????"; 224381b2a6bSYann Gautier break; 225381b2a6bSYann Gautier } 226381b2a6bSYann Gautier 227381b2a6bSYann Gautier /* Package */ 228381b2a6bSYann Gautier switch (get_cpu_package()) { 229381b2a6bSYann Gautier case STM32MP25_PKG_CUSTOM: 230381b2a6bSYann Gautier pkg = "XX"; 231381b2a6bSYann Gautier break; 232381b2a6bSYann Gautier case STM32MP25_PKG_AL_VFBGA361: 233381b2a6bSYann Gautier pkg = "AL"; 234381b2a6bSYann Gautier break; 235381b2a6bSYann Gautier case STM32MP25_PKG_AK_VFBGA424: 236381b2a6bSYann Gautier pkg = "AK"; 237381b2a6bSYann Gautier break; 238381b2a6bSYann Gautier case STM32MP25_PKG_AI_TFBGA436: 239381b2a6bSYann Gautier pkg = "AI"; 240381b2a6bSYann Gautier break; 241381b2a6bSYann Gautier default: 242381b2a6bSYann Gautier pkg = "??"; 243381b2a6bSYann Gautier break; 244381b2a6bSYann Gautier } 245381b2a6bSYann Gautier 246381b2a6bSYann Gautier /* REVISION */ 247381b2a6bSYann Gautier switch (stm32mp_get_chip_version()) { 248381b2a6bSYann Gautier case STM32MP2_REV_A: 249381b2a6bSYann Gautier cpu_r = "A"; 250381b2a6bSYann Gautier break; 251381b2a6bSYann Gautier case STM32MP2_REV_B: 252381b2a6bSYann Gautier cpu_r = "B"; 253381b2a6bSYann Gautier break; 254381b2a6bSYann Gautier case STM32MP2_REV_X: 255381b2a6bSYann Gautier cpu_r = "X"; 256381b2a6bSYann Gautier break; 257381b2a6bSYann Gautier case STM32MP2_REV_Y: 258381b2a6bSYann Gautier cpu_r = "Y"; 259381b2a6bSYann Gautier break; 260381b2a6bSYann Gautier case STM32MP2_REV_Z: 261381b2a6bSYann Gautier cpu_r = "Z"; 262381b2a6bSYann Gautier break; 263381b2a6bSYann Gautier default: 264381b2a6bSYann Gautier cpu_r = "?"; 265381b2a6bSYann Gautier break; 266381b2a6bSYann Gautier } 267381b2a6bSYann Gautier 268381b2a6bSYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 269381b2a6bSYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 270381b2a6bSYann Gautier } 271381b2a6bSYann Gautier 272381b2a6bSYann Gautier void stm32mp_print_cpuinfo(void) 273381b2a6bSYann Gautier { 274381b2a6bSYann Gautier char name[STM32_SOC_NAME_SIZE]; 275381b2a6bSYann Gautier 276381b2a6bSYann Gautier stm32mp_get_soc_name(name); 277381b2a6bSYann Gautier NOTICE("CPU: %s\n", name); 278381b2a6bSYann Gautier } 279381b2a6bSYann Gautier 280cdaced36SYann Gautier void stm32mp_print_boardinfo(void) 281cdaced36SYann Gautier { 282cdaced36SYann Gautier uint32_t board_id = 0U; 283cdaced36SYann Gautier 284cdaced36SYann Gautier if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) { 285cdaced36SYann Gautier return; 286cdaced36SYann Gautier } 287cdaced36SYann Gautier 288cdaced36SYann Gautier if (board_id != 0U) { 289cdaced36SYann Gautier stm32_display_board_info(board_id); 290cdaced36SYann Gautier } 291cdaced36SYann Gautier } 292cdaced36SYann Gautier 293*87cd847cSYann Gautier bool stm32mp_is_wakeup_from_standby(void) 294*87cd847cSYann Gautier { 295*87cd847cSYann Gautier /* TODO add source code to determine if platform is waking up from standby mode */ 296*87cd847cSYann Gautier return false; 297*87cd847cSYann Gautier } 298*87cd847cSYann Gautier 299db77f8bfSYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void) 300db77f8bfSYann Gautier { 301db77f8bfSYann Gautier return tamp_bkpr(BKPR_BOOT_MODE); 302db77f8bfSYann Gautier } 3032fd7b230SNicolas Le Bayon 3042fd7b230SNicolas Le Bayon uintptr_t stm32_ddrdbg_get_base(void) 3052fd7b230SNicolas Le Bayon { 3062fd7b230SNicolas Le Bayon return DDRDBG_BASE; 3072fd7b230SNicolas Le Bayon } 308