xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_def.h (revision d59dd96ddb2d58df989de07dc3d3fd86a1130652)
135527fb4SYann Gautier /*
2104ec53eSYann Gautier  * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
735527fb4SYann Gautier #ifndef STM32MP2_DEF_H
835527fb4SYann Gautier #define STM32MP2_DEF_H
935527fb4SYann Gautier 
1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h>
1135527fb4SYann Gautier #ifndef __ASSEMBLER__
1235527fb4SYann Gautier #include <drivers/st/bsec.h>
1335527fb4SYann Gautier #endif
1487a940e0SYann Gautier #include <drivers/st/stm32mp25_rcc.h>
15db77f8bfSYann Gautier #ifndef __ASSEMBLER__
16db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h>
17db77f8bfSYann Gautier #endif
18db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h>
1935527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h>
2035527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h>
21e04a9ef5SPascal Paillet #include <dt-bindings/gpio/stm32-gpio.h>
2235527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h>
2335527fb4SYann Gautier 
2435527fb4SYann Gautier #ifndef __ASSEMBLER__
2535527fb4SYann Gautier #include <boot_api.h>
263007c728SYann Gautier #include <stm32mp2_private.h>
2735527fb4SYann Gautier #include <stm32mp_common.h>
2835527fb4SYann Gautier #include <stm32mp_dt.h>
2935527fb4SYann Gautier #include <stm32mp_shared_resources.h>
3035527fb4SYann Gautier #endif
3135527fb4SYann Gautier 
3235527fb4SYann Gautier /*******************************************************************************
33381b2a6bSYann Gautier  * CHIP ID
34381b2a6bSYann Gautier  ******************************************************************************/
35381b2a6bSYann Gautier #define STM32MP2_CHIP_ID			U(0x505)
36381b2a6bSYann Gautier 
37381b2a6bSYann Gautier #define STM32MP251A_PART_NB			U(0x400B3E6D)
38381b2a6bSYann Gautier #define STM32MP251C_PART_NB			U(0x000B306D)
39381b2a6bSYann Gautier #define STM32MP251D_PART_NB			U(0xC00B3E6D)
40381b2a6bSYann Gautier #define STM32MP251F_PART_NB			U(0x800B306D)
41381b2a6bSYann Gautier #define STM32MP253A_PART_NB			U(0x400B3E0C)
42381b2a6bSYann Gautier #define STM32MP253C_PART_NB			U(0x000B300C)
43381b2a6bSYann Gautier #define STM32MP253D_PART_NB			U(0xC00B3E0C)
44381b2a6bSYann Gautier #define STM32MP253F_PART_NB			U(0x800B300C)
45381b2a6bSYann Gautier #define STM32MP255A_PART_NB			U(0x40082E00)
46381b2a6bSYann Gautier #define STM32MP255C_PART_NB			U(0x00082000)
47381b2a6bSYann Gautier #define STM32MP255D_PART_NB			U(0xC0082E00)
48381b2a6bSYann Gautier #define STM32MP255F_PART_NB			U(0x80082000)
49381b2a6bSYann Gautier #define STM32MP257A_PART_NB			U(0x40002E00)
50381b2a6bSYann Gautier #define STM32MP257C_PART_NB			U(0x00002000)
51381b2a6bSYann Gautier #define STM32MP257D_PART_NB			U(0xC0002E00)
52381b2a6bSYann Gautier #define STM32MP257F_PART_NB			U(0x80002000)
53381b2a6bSYann Gautier 
54381b2a6bSYann Gautier #define STM32MP2_REV_A				U(0x08)
55381b2a6bSYann Gautier #define STM32MP2_REV_B				U(0x10)
56381b2a6bSYann Gautier #define STM32MP2_REV_X				U(0x12)
57381b2a6bSYann Gautier #define STM32MP2_REV_Y				U(0x11)
58381b2a6bSYann Gautier #define STM32MP2_REV_Z				U(0x09)
59381b2a6bSYann Gautier 
60381b2a6bSYann Gautier /*******************************************************************************
61381b2a6bSYann Gautier  * PACKAGE ID
62381b2a6bSYann Gautier  ******************************************************************************/
63381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM			U(0)
64381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361		U(1)
65381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424		U(3)
66381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436		U(5)
67381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN			U(7)
68381b2a6bSYann Gautier 
69381b2a6bSYann Gautier /*******************************************************************************
7035527fb4SYann Gautier  * STM32MP2 memory map related constants
7135527fb4SYann Gautier  ******************************************************************************/
7235527fb4SYann Gautier #define STM32MP_SYSRAM_BASE			U(0x0E000000)
7335527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE			U(0x00040000)
74ae84525fSMaxime Méré #define SRAM1_BASE				U(0x0E040000)
75ae84525fSMaxime Méré #define SRAM1_SIZE_FOR_TFA			U(0x00010000)
7652f530d3SMaxime Méré #define RETRAM_BASE				U(0x0E080000)
7752f530d3SMaxime Méré #define RETRAM_SIZE				U(0x00020000)
7852f530d3SMaxime Méré 
7935527fb4SYann Gautier /* DDR configuration */
8035527fb4SYann Gautier #define STM32MP_DDR_BASE			U(0x80000000)
8135527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE			UL(0x100000000)	/* Max 4GB */
8235527fb4SYann Gautier 
8335527fb4SYann Gautier /* DDR power initializations */
8435527fb4SYann Gautier #ifndef __ASSEMBLER__
8535527fb4SYann Gautier enum ddr_type {
8635527fb4SYann Gautier 	STM32MP_DDR3,
8735527fb4SYann Gautier 	STM32MP_DDR4,
8835527fb4SYann Gautier 	STM32MP_LPDDR4
8935527fb4SYann Gautier };
9035527fb4SYann Gautier #endif
9135527fb4SYann Gautier 
92e5839ed7SYann Gautier /* Section used inside TF binaries */
93e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE			U(0x00002400) /* 9 KB for param */
94db77f8bfSYann Gautier /* 512 Bytes reserved for header */
95e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE			U(0x00000200)
96db77f8bfSYann Gautier #define STM32MP_HEADER_BASE			(STM32MP_SYSRAM_BASE +	\
97e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE)
98e5839ed7SYann Gautier 
99e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
100e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE		U(0x3000)
101e5839ed7SYann Gautier 
102db77f8bfSYann Gautier #define STM32MP_BINARY_BASE			(STM32MP_SYSRAM_BASE +	\
103e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE +	\
104e5839ed7SYann Gautier 						 STM32MP_HEADER_SIZE)
105e5839ed7SYann Gautier 
106db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE			(STM32MP_SYSRAM_SIZE -	\
107e5839ed7SYann Gautier 						 (STM32MP_PARAM_LOAD_SIZE +	\
108e5839ed7SYann Gautier 						  STM32MP_HEADER_SIZE))
109e5839ed7SYann Gautier 
110db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE			U(0x00020000) /* 128 KB */
111db77f8bfSYann Gautier #define STM32MP_BL2_SIZE			U(0x00029000) /* 164 KB for BL2 */
11235527fb4SYann Gautier 
11364e5a6dfSMaxime Méré /* Allocate remaining sysram to BL31 Binary only */
114104ec53eSYann Gautier #define STM32MP_BL31_SIZE			(STM32MP_SYSRAM_SIZE - \
11503020b66SYann Gautier 						 STM32MP_BL2_SIZE)
11603020b66SYann Gautier 
117db77f8bfSYann Gautier #define STM32MP_BL2_BASE			(STM32MP_SYSRAM_BASE + \
118db77f8bfSYann Gautier 						 STM32MP_SYSRAM_SIZE - \
11935527fb4SYann Gautier 						 STM32MP_BL2_SIZE)
12035527fb4SYann Gautier 
121db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE			STM32MP_BL2_BASE
122db77f8bfSYann Gautier 
123db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE			(STM32MP_BL2_RO_BASE + \
124db77f8bfSYann Gautier 						 STM32MP_BL2_RO_SIZE)
125db77f8bfSYann Gautier 
126db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE			(STM32MP_SYSRAM_BASE + \
127db77f8bfSYann Gautier 						 STM32MP_SYSRAM_SIZE - \
128db77f8bfSYann Gautier 						 STM32MP_BL2_RW_BASE)
129db77f8bfSYann Gautier 
13035527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */
13135527fb4SYann Gautier #define MAX_XLAT_TABLES				U(4)	/* 16 KB for mapping */
13235527fb4SYann Gautier 
13335527fb4SYann Gautier /*
13435527fb4SYann Gautier  * MAX_MMAP_REGIONS is usually:
13535527fb4SYann Gautier  * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
13635527fb4SYann Gautier  */
13727dd11dbSMaxime Méré #if defined(IMAGE_BL31)
13827dd11dbSMaxime Méré #define MAX_MMAP_REGIONS			7
13927dd11dbSMaxime Méré #else
14035527fb4SYann Gautier #define MAX_MMAP_REGIONS			6
14127dd11dbSMaxime Méré #endif
14235527fb4SYann Gautier 
143e5839ed7SYann Gautier /* DTB initialization value */
144db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE			U(0x00006000)	/* 24 KB for DTB */
145e5839ed7SYann Gautier 
146e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE			(STM32MP_BL2_BASE - \
147e5839ed7SYann Gautier 						 STM32MP_BL2_DTB_SIZE)
148e5839ed7SYann Gautier 
149db77f8bfSYann Gautier #if defined(IMAGE_BL2)
150db77f8bfSYann Gautier #define STM32MP_DTB_SIZE			STM32MP_BL2_DTB_SIZE
151db77f8bfSYann Gautier #define STM32MP_DTB_BASE			STM32MP_BL2_DTB_BASE
152db77f8bfSYann Gautier #endif
153db77f8bfSYann Gautier 
154ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
155ae84525fSMaxime Méré #define STM32MP_DDR_FW_BASE			SRAM1_BASE
15679629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_DMEM_OFFSET		U(0x400)
15779629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_IMEM_OFFSET		U(0x800)
158ae84525fSMaxime Méré #define STM32MP_DDR_FW_MAX_SIZE			U(0x8800)
159ae84525fSMaxime Méré #endif
160ae84525fSMaxime Méré 
1615af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE		PAGE_SIZE
1625af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE			STM32MP_SYSRAM_BASE
1635af9369cSYann Gautier 
16435527fb4SYann Gautier #define STM32MP_BL33_BASE			(STM32MP_DDR_BASE + U(0x04000000))
16535527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE			U(0x400000)
1665af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE			(STM32MP_BL33_BASE + \
1675af9369cSYann Gautier 						STM32MP_BL33_MAX_SIZE)
1685af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE		U(0x40000)
16927dd11dbSMaxime Méré #define STM32MP_SOC_FW_CONFIG_MAX_SIZE		U(0x10000) /* 64kB for BL31 DT */
17035527fb4SYann Gautier 
17135527fb4SYann Gautier /*******************************************************************************
172db77f8bfSYann Gautier  * STM32MP2 device/io map related constants (used for MMU)
173db77f8bfSYann Gautier  ******************************************************************************/
174db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE			U(0x40000000)
175db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE			U(0x40000000)
176db77f8bfSYann Gautier 
177db77f8bfSYann Gautier /*******************************************************************************
17835527fb4SYann Gautier  * STM32MP2 RCC
17935527fb4SYann Gautier  ******************************************************************************/
18035527fb4SYann Gautier #define RCC_BASE				U(0x44200000)
18135527fb4SYann Gautier 
18235527fb4SYann Gautier /*******************************************************************************
18335527fb4SYann Gautier  * STM32MP2 PWR
18435527fb4SYann Gautier  ******************************************************************************/
18535527fb4SYann Gautier #define PWR_BASE				U(0x44210000)
18635527fb4SYann Gautier 
18735527fb4SYann Gautier /*******************************************************************************
18887a940e0SYann Gautier  * STM32MP2 GPIO
18987a940e0SYann Gautier  ******************************************************************************/
19087a940e0SYann Gautier #define GPIOA_BASE				U(0x44240000)
19187a940e0SYann Gautier #define GPIOB_BASE				U(0x44250000)
19287a940e0SYann Gautier #define GPIOC_BASE				U(0x44260000)
19387a940e0SYann Gautier #define GPIOD_BASE				U(0x44270000)
19487a940e0SYann Gautier #define GPIOE_BASE				U(0x44280000)
19587a940e0SYann Gautier #define GPIOF_BASE				U(0x44290000)
19687a940e0SYann Gautier #define GPIOG_BASE				U(0x442A0000)
19787a940e0SYann Gautier #define GPIOH_BASE				U(0x442B0000)
19887a940e0SYann Gautier #define GPIOI_BASE				U(0x442C0000)
19987a940e0SYann Gautier #define GPIOJ_BASE				U(0x442D0000)
20087a940e0SYann Gautier #define GPIOK_BASE				U(0x442E0000)
20187a940e0SYann Gautier #define GPIOZ_BASE				U(0x46200000)
20287a940e0SYann Gautier #define GPIO_BANK_OFFSET			U(0x10000)
20387a940e0SYann Gautier 
20487a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT		16
20587a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT		8
20687a940e0SYann Gautier 
20787a940e0SYann Gautier /*******************************************************************************
20887a940e0SYann Gautier  * STM32MP2 UART
20987a940e0SYann Gautier  ******************************************************************************/
21087a940e0SYann Gautier #define USART1_BASE				U(0x40330000)
21187a940e0SYann Gautier #define USART2_BASE				U(0x400E0000)
21287a940e0SYann Gautier #define USART3_BASE				U(0x400F0000)
21387a940e0SYann Gautier #define UART4_BASE				U(0x40100000)
21487a940e0SYann Gautier #define UART5_BASE				U(0x40110000)
21587a940e0SYann Gautier #define USART6_BASE				U(0x40220000)
21687a940e0SYann Gautier #define UART7_BASE				U(0x40370000)
21787a940e0SYann Gautier #define UART8_BASE				U(0x40380000)
21887a940e0SYann Gautier #define UART9_BASE				U(0x402C0000)
21987a940e0SYann Gautier #define STM32MP_NB_OF_UART			U(9)
22087a940e0SYann Gautier 
22187a940e0SYann Gautier /* For UART crash console */
22287a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ		64000000
22387a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
224*d59dd96dSBoerge Struempfel #ifdef ULTRA_FLY
225*d59dd96dSBoerge Struempfel #define STM32MP_DEBUG_USART_BASE		USART1_BASE
226*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
227*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
228*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
229*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_PORT			3
230*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_ALTERNATE		6
231*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
232*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
233*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN_REG			RCC_USART1CFGR
234*d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
235*d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_REG			RCC_USART1CFGR
236*d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
237*d59dd96dSBoerge Struempfel #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV19CFGR
238*d59dd96dSBoerge Struempfel #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV19CFGR
239*d59dd96dSBoerge Struempfel #else
24087a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE		USART2_BASE
24187a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
24287a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
24387a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
24487a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT			4
24587a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE		6
24687a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
24787a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
24887a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG			RCC_USART2CFGR
24987a940e0SYann Gautier #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
25087a940e0SYann Gautier #define DEBUG_UART_RST_REG			RCC_USART2CFGR
25187a940e0SYann Gautier #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
25287a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV8CFGR
25387a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV8CFGR
254*d59dd96dSBoerge Struempfel #endif
25587a940e0SYann Gautier 
25687a940e0SYann Gautier /*******************************************************************************
25735527fb4SYann Gautier  * STM32MP2 SDMMC
25835527fb4SYann Gautier  ******************************************************************************/
25935527fb4SYann Gautier #define STM32MP_SDMMC1_BASE			U(0x48220000)
26035527fb4SYann Gautier #define STM32MP_SDMMC2_BASE			U(0x48230000)
26135527fb4SYann Gautier #define STM32MP_SDMMC3_BASE			U(0x48240000)
26235527fb4SYann Gautier 
26335527fb4SYann Gautier /*******************************************************************************
264197ac780SYann Gautier  * STM32MP2 BSEC / OTP
265197ac780SYann Gautier  ******************************************************************************/
266197ac780SYann Gautier /*
267197ac780SYann Gautier  * 367 available OTPs, the other are masked
268197ac780SYann Gautier  * - ECIES key: 368 to 375 (only readable by bootrom)
269197ac780SYann Gautier  * - HWKEY: 376 to 383 (never reloadable or readable)
270197ac780SYann Gautier  */
271197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID			U(0x16F)
272197ac780SYann Gautier #define STM32MP2_MID_OTP_START			U(0x80)
273197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START		U(0x100)
274197ac780SYann Gautier 
275197ac780SYann Gautier /* OTP labels */
276197ac780SYann Gautier #define PART_NUMBER_OTP				"part-number-otp"
277381b2a6bSYann Gautier #define REVISION_OTP				"rev_otp"
278197ac780SYann Gautier #define PACKAGE_OTP				"package-otp"
279197ac780SYann Gautier #define HCONF1_OTP				"otp124"
280197ac780SYann Gautier #define NAND_OTP				"otp16"
281197ac780SYann Gautier #define NAND2_OTP				"otp20"
282197ac780SYann Gautier #define BOARD_ID_OTP				"board-id"
283197ac780SYann Gautier #define UID_OTP					"uid-otp"
284197ac780SYann Gautier #define LIFECYCLE2_OTP				"otp18"
285197ac780SYann Gautier #define PKH_OTP					"otp144"
286197ac780SYann Gautier #define ENCKEY_OTP				"otp260"
287197ac780SYann Gautier 
288197ac780SYann Gautier /* OTP mask */
289197ac780SYann Gautier /* PACKAGE */
290197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK			GENMASK_32(2, 0)
291197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT			U(0)
292197ac780SYann Gautier 
293197ac780SYann Gautier /* IWDG OTP */
294197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS			U(0)
295197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS		U(1)
296197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS		U(2)
297197ac780SYann Gautier 
298197ac780SYann Gautier /* NAND OTP */
299197ac780SYann Gautier /* NAND parameter storage flag */
300197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP		BIT_32(31)
301197ac780SYann Gautier 
302197ac780SYann Gautier /* NAND page size in bytes */
303197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK			GENMASK_32(30, 29)
304197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT			U(29)
305197ac780SYann Gautier #define NAND_PAGE_SIZE_2K			U(0)
306197ac780SYann Gautier #define NAND_PAGE_SIZE_4K			U(1)
307197ac780SYann Gautier #define NAND_PAGE_SIZE_8K			U(2)
308197ac780SYann Gautier 
309197ac780SYann Gautier /* NAND block size in pages */
310197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK			GENMASK_32(28, 27)
311197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT			U(27)
312197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES		U(0)
313197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES		U(1)
314197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES		U(2)
315197ac780SYann Gautier 
316197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */
317197ac780SYann Gautier #define NAND_BLOCK_NB_MASK			GENMASK_32(26, 19)
318197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT			U(19)
319197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT			U(256)
320197ac780SYann Gautier 
321197ac780SYann Gautier /* NAND bus width in bits */
322197ac780SYann Gautier #define NAND_WIDTH_MASK				BIT_32(18)
323197ac780SYann Gautier #define NAND_WIDTH_SHIFT			U(18)
324197ac780SYann Gautier 
325197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */
326197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK			GENMASK_32(17, 15)
327197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT			U(15)
328197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET			U(0)
329197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS			U(1)
330197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS			U(2)
331197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS			U(3)
332197ac780SYann Gautier #define NAND_ECC_ON_DIE				U(4)
333197ac780SYann Gautier 
334197ac780SYann Gautier /* NAND number of planes */
335197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK			BIT_32(14)
336197ac780SYann Gautier 
337197ac780SYann Gautier /* NAND2 OTP */
338197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT			U(16)
339197ac780SYann Gautier 
340197ac780SYann Gautier /* NAND2 config distribution */
341197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB			BIT_32(0)
342197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1		U(0)
343197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2		U(1)
344197ac780SYann Gautier 
345197ac780SYann Gautier /* MONOTONIC OTP */
346197ac780SYann Gautier #define MAX_MONOTONIC_VALUE			U(32)
347197ac780SYann Gautier 
348197ac780SYann Gautier /* UID OTP */
349197ac780SYann Gautier #define UID_WORD_NB				U(3)
350197ac780SYann Gautier 
351197ac780SYann Gautier /* Lifecycle OTP */
352197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE		GENMASK_32(3, 0)
353197ac780SYann Gautier 
354197ac780SYann Gautier /*******************************************************************************
35535527fb4SYann Gautier  * STM32MP2 TAMP
35635527fb4SYann Gautier  ******************************************************************************/
35735527fb4SYann Gautier #define PLAT_MAX_TAMP_INT			U(5)
35835527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT			U(3)
35935527fb4SYann Gautier #define TAMP_BASE				U(0x46010000)
36035527fb4SYann Gautier #define TAMP_SMCR				(TAMP_BASE + U(0x20))
36135527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE			(TAMP_BASE + U(0x100))
36235527fb4SYann Gautier #define TAMP_BKP_REG_CLK			CK_BUS_RTC
36335527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER			U(10)
36435527fb4SYann Gautier #define TAMP_COUNTR				U(0x40)
36535527fb4SYann Gautier 
36635527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
36735527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx)
36835527fb4SYann Gautier {
36935527fb4SYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
37035527fb4SYann Gautier }
37135527fb4SYann Gautier #endif
37235527fb4SYann Gautier 
37335527fb4SYann Gautier /*******************************************************************************
37435527fb4SYann Gautier  * STM32MP2 DDRCTRL
37535527fb4SYann Gautier  ******************************************************************************/
37635527fb4SYann Gautier #define DDRCTRL_BASE				U(0x48040000)
37735527fb4SYann Gautier 
37835527fb4SYann Gautier /*******************************************************************************
37935527fb4SYann Gautier  * STM32MP2 DDRDBG
38035527fb4SYann Gautier  ******************************************************************************/
38135527fb4SYann Gautier #define DDRDBG_BASE				U(0x48050000)
38235527fb4SYann Gautier 
38335527fb4SYann Gautier /*******************************************************************************
38435527fb4SYann Gautier  * STM32MP2 DDRPHYC
38535527fb4SYann Gautier  ******************************************************************************/
38635527fb4SYann Gautier #define DDRPHYC_BASE				U(0x48C00000)
38735527fb4SYann Gautier 
38835527fb4SYann Gautier /*******************************************************************************
38935527fb4SYann Gautier  * Miscellaneous STM32MP1 peripherals base address
39035527fb4SYann Gautier  ******************************************************************************/
39135527fb4SYann Gautier #define BSEC_BASE				U(0x44000000)
39235527fb4SYann Gautier #define DBGMCU_BASE				U(0x4A010000)
39335527fb4SYann Gautier #define HASH_BASE				U(0x42010000)
39435527fb4SYann Gautier #define RTC_BASE				U(0x46000000)
39535527fb4SYann Gautier #define STGEN_BASE				U(0x48080000)
39635527fb4SYann Gautier #define SYSCFG_BASE				U(0x44230000)
39735527fb4SYann Gautier 
39835527fb4SYann Gautier /*******************************************************************************
399ae84525fSMaxime Méré  * STM32MP RIF
400ae84525fSMaxime Méré  ******************************************************************************/
401ae84525fSMaxime Méré #define RISAB3_BASE				U(0x42110000)
40252f530d3SMaxime Méré #define RISAB5_BASE				U(0x42130000)
403ae84525fSMaxime Méré 
404ae84525fSMaxime Méré /*******************************************************************************
405615f31feSGabriel Fernandez  * STM32MP CA35SSC
406615f31feSGabriel Fernandez  ******************************************************************************/
407615f31feSGabriel Fernandez #define A35SSC_BASE				U(0x48800000)
408615f31feSGabriel Fernandez 
409615f31feSGabriel Fernandez /*******************************************************************************
41035527fb4SYann Gautier  * REGULATORS
41135527fb4SYann Gautier  ******************************************************************************/
41235527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
41335527fb4SYann Gautier #define PLAT_NB_RDEVS				U(19)
41435527fb4SYann Gautier /* 2 FIXED */
41535527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS			U(2)
41635527fb4SYann Gautier /* No GPIO regu */
41735527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS			U(0)
41835527fb4SYann Gautier 
41935527fb4SYann Gautier /*******************************************************************************
42035527fb4SYann Gautier  * Device Tree defines
42135527fb4SYann Gautier  ******************************************************************************/
42235527fb4SYann Gautier #define DT_BSEC_COMPAT				"st,stm32mp25-bsec"
42335527fb4SYann Gautier #define DT_DDR_COMPAT				"st,stm32mp2-ddr"
42435527fb4SYann Gautier #define DT_PWR_COMPAT				"st,stm32mp25-pwr"
42535527fb4SYann Gautier #define DT_RCC_CLK_COMPAT			"st,stm32mp25-rcc"
426db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT			"st,stm32mp25-sdmmc2"
42735527fb4SYann Gautier #define DT_UART_COMPAT				"st,stm32h7-uart"
42835527fb4SYann Gautier 
42935527fb4SYann Gautier #endif /* STM32MP2_DEF_H */
430