xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_def.h (revision c8e1a2d9d27d4f7e3a919b7994e82f2a886f3e6a)
135527fb4SYann Gautier /*
2104ec53eSYann Gautier  * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
735527fb4SYann Gautier #ifndef STM32MP2_DEF_H
835527fb4SYann Gautier #define STM32MP2_DEF_H
935527fb4SYann Gautier 
1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h>
1135527fb4SYann Gautier #ifndef __ASSEMBLER__
1235527fb4SYann Gautier #include <drivers/st/bsec.h>
13db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h>
14399cfdd4SNicolas Le Bayon #include <drivers/st/stm32mp2_risaf.h>
158934c7b0SMaxime Méré #include <drivers/st/stm32mp_rifsc_regs.h>
16db77f8bfSYann Gautier #endif
172ec3cec5SNicolas Le Bayon #if STM32MP21
182ec3cec5SNicolas Le Bayon #include <drivers/st/stm32mp21_pwr.h>
19088238adSNicolas Le Bayon #include <drivers/st/stm32mp21_rcc.h>
20088238adSNicolas Le Bayon #else /* STM32MP21 */
21db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h>
22088238adSNicolas Le Bayon #include <drivers/st/stm32mp25_rcc.h>
232ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */
24088238adSNicolas Le Bayon #if STM32MP21
25088238adSNicolas Le Bayon #include <dt-bindings/clock/st,stm32mp21-rcc.h>
26088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp21-clksrc.h>
27088238adSNicolas Le Bayon #include <dt-bindings/reset/st,stm32mp21-rcc.h>
28088238adSNicolas Le Bayon #endif /* STM32MP21 */
29088238adSNicolas Le Bayon #if STM32MP23
3035527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h>
3135527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h>
3235527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h>
33088238adSNicolas Le Bayon #endif /* STM32MP23 */
34088238adSNicolas Le Bayon #if STM32MP25
35088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clks.h>
36088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clksrc.h>
37088238adSNicolas Le Bayon #include <dt-bindings/reset/stm32mp25-resets.h>
38088238adSNicolas Le Bayon #endif /* STM32MP25 */
39088238adSNicolas Le Bayon #include <dt-bindings/gpio/stm32-gpio.h>
40399cfdd4SNicolas Le Bayon #include <dt-bindings/soc/rif.h>
418934c7b0SMaxime Méré #include <dt-bindings/soc/stm32mp25-rif.h>
4235527fb4SYann Gautier 
4335527fb4SYann Gautier #ifndef __ASSEMBLER__
4435527fb4SYann Gautier #include <boot_api.h>
453007c728SYann Gautier #include <stm32mp2_private.h>
4635527fb4SYann Gautier #include <stm32mp_common.h>
4735527fb4SYann Gautier #include <stm32mp_dt.h>
4835527fb4SYann Gautier #include <stm32mp_shared_resources.h>
4935527fb4SYann Gautier #endif
5035527fb4SYann Gautier 
5135527fb4SYann Gautier /*******************************************************************************
52381b2a6bSYann Gautier  * CHIP ID
53381b2a6bSYann Gautier  ******************************************************************************/
54381b2a6bSYann Gautier #define STM32MP2_CHIP_ID			U(0x505)
55381b2a6bSYann Gautier 
56381b2a6bSYann Gautier #define STM32MP251A_PART_NB			U(0x400B3E6D)
57381b2a6bSYann Gautier #define STM32MP251C_PART_NB			U(0x000B306D)
58381b2a6bSYann Gautier #define STM32MP251D_PART_NB			U(0xC00B3E6D)
59381b2a6bSYann Gautier #define STM32MP251F_PART_NB			U(0x800B306D)
60381b2a6bSYann Gautier #define STM32MP253A_PART_NB			U(0x400B3E0C)
61381b2a6bSYann Gautier #define STM32MP253C_PART_NB			U(0x000B300C)
62381b2a6bSYann Gautier #define STM32MP253D_PART_NB			U(0xC00B3E0C)
63381b2a6bSYann Gautier #define STM32MP253F_PART_NB			U(0x800B300C)
64381b2a6bSYann Gautier #define STM32MP255A_PART_NB			U(0x40082E00)
65381b2a6bSYann Gautier #define STM32MP255C_PART_NB			U(0x00082000)
66381b2a6bSYann Gautier #define STM32MP255D_PART_NB			U(0xC0082E00)
67381b2a6bSYann Gautier #define STM32MP255F_PART_NB			U(0x80082000)
68381b2a6bSYann Gautier #define STM32MP257A_PART_NB			U(0x40002E00)
69381b2a6bSYann Gautier #define STM32MP257C_PART_NB			U(0x00002000)
70381b2a6bSYann Gautier #define STM32MP257D_PART_NB			U(0xC0002E00)
71381b2a6bSYann Gautier #define STM32MP257F_PART_NB			U(0x80002000)
72381b2a6bSYann Gautier 
73381b2a6bSYann Gautier #define STM32MP2_REV_A				U(0x08)
74381b2a6bSYann Gautier #define STM32MP2_REV_B				U(0x10)
75381b2a6bSYann Gautier #define STM32MP2_REV_X				U(0x12)
76381b2a6bSYann Gautier #define STM32MP2_REV_Y				U(0x11)
77381b2a6bSYann Gautier #define STM32MP2_REV_Z				U(0x09)
78381b2a6bSYann Gautier 
79381b2a6bSYann Gautier /*******************************************************************************
80381b2a6bSYann Gautier  * PACKAGE ID
81381b2a6bSYann Gautier  ******************************************************************************/
82381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM			U(0)
83381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361		U(1)
84381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424		U(3)
85381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436		U(5)
86381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN			U(7)
87381b2a6bSYann Gautier 
88381b2a6bSYann Gautier /*******************************************************************************
8935527fb4SYann Gautier  * STM32MP2 memory map related constants
9035527fb4SYann Gautier  ******************************************************************************/
9135527fb4SYann Gautier #define STM32MP_SYSRAM_BASE			U(0x0E000000)
9235527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE			U(0x00040000)
93ae84525fSMaxime Méré #define SRAM1_BASE				U(0x0E040000)
94ae84525fSMaxime Méré #define SRAM1_SIZE_FOR_TFA			U(0x00010000)
9552f530d3SMaxime Méré #define RETRAM_BASE				U(0x0E080000)
9652f530d3SMaxime Méré #define RETRAM_SIZE				U(0x00020000)
9752f530d3SMaxime Méré 
986d1366e5SPatrick Delaunay #if defined(IMAGE_BL2) && STM32MP_USB_PROGRAMMER
996d1366e5SPatrick Delaunay #define STM32MP_USB_DWC3_SIZE			PAGE_SIZE
1006d1366e5SPatrick Delaunay #define STM32MP_USB_DWC3_BASE			(STM32MP_SYSRAM_BASE + \
1016d1366e5SPatrick Delaunay 						 STM32MP_SYSRAM_SIZE - \
1026d1366e5SPatrick Delaunay 						 STM32MP_SYSRAM_DEVICE_SIZE)
1036d1366e5SPatrick Delaunay 
1046d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_DEVICE_SIZE		STM32MP_USB_DWC3_SIZE
1056d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_DEVICE_BASE		STM32MP_USB_DWC3_BASE
1066d1366e5SPatrick Delaunay 
1076d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_MEM_SIZE			(STM32MP_SYSRAM_SIZE - \
1086d1366e5SPatrick Delaunay 						 STM32MP_SYSRAM_DEVICE_SIZE)
1096d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_MEM_BASE			STM32MP_SYSRAM_BASE
1106d1366e5SPatrick Delaunay #endif /* IMAGE_BL2 && STM32MP_USB_PROGRAMMER */
1116d1366e5SPatrick Delaunay 
11235527fb4SYann Gautier /* DDR configuration */
11335527fb4SYann Gautier #define STM32MP_DDR_BASE			U(0x80000000)
11435527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE			UL(0x100000000)	/* Max 4GB */
11535527fb4SYann Gautier 
11635527fb4SYann Gautier /* DDR power initializations */
11735527fb4SYann Gautier #ifndef __ASSEMBLER__
11835527fb4SYann Gautier enum ddr_type {
11935527fb4SYann Gautier 	STM32MP_DDR3,
12035527fb4SYann Gautier 	STM32MP_DDR4,
12135527fb4SYann Gautier 	STM32MP_LPDDR4
12235527fb4SYann Gautier };
12335527fb4SYann Gautier #endif
12435527fb4SYann Gautier 
125e5839ed7SYann Gautier /* Section used inside TF binaries */
126e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE			U(0x00002400) /* 9 KB for param */
127db77f8bfSYann Gautier /* 512 Bytes reserved for header */
128e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE			U(0x00000200)
129db77f8bfSYann Gautier #define STM32MP_HEADER_BASE			(STM32MP_SYSRAM_BASE +	\
130e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE)
131e5839ed7SYann Gautier 
132e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
133e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE		U(0x3000)
134e5839ed7SYann Gautier 
135db77f8bfSYann Gautier #define STM32MP_BINARY_BASE			(STM32MP_SYSRAM_BASE +	\
136e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE +	\
137e5839ed7SYann Gautier 						 STM32MP_HEADER_SIZE)
138e5839ed7SYann Gautier 
139db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE			(STM32MP_SYSRAM_SIZE -	\
140e5839ed7SYann Gautier 						 (STM32MP_PARAM_LOAD_SIZE +	\
141e5839ed7SYann Gautier 						  STM32MP_HEADER_SIZE))
142e5839ed7SYann Gautier 
143db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE			U(0x00020000) /* 128 KB */
144db77f8bfSYann Gautier #define STM32MP_BL2_SIZE			U(0x00029000) /* 164 KB for BL2 */
14535527fb4SYann Gautier 
14664e5a6dfSMaxime Méré /* Allocate remaining sysram to BL31 Binary only */
147104ec53eSYann Gautier #define STM32MP_BL31_SIZE			(STM32MP_SYSRAM_SIZE - \
14803020b66SYann Gautier 						 STM32MP_BL2_SIZE)
14903020b66SYann Gautier 
150db77f8bfSYann Gautier #define STM32MP_BL2_BASE			(STM32MP_SYSRAM_BASE + \
151db77f8bfSYann Gautier 						 STM32MP_SYSRAM_SIZE - \
15235527fb4SYann Gautier 						 STM32MP_BL2_SIZE)
15335527fb4SYann Gautier 
154db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE			STM32MP_BL2_BASE
155db77f8bfSYann Gautier 
156db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE			(STM32MP_BL2_RO_BASE + \
157db77f8bfSYann Gautier 						 STM32MP_BL2_RO_SIZE)
158db77f8bfSYann Gautier 
159db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE			(STM32MP_SYSRAM_BASE + \
160db77f8bfSYann Gautier 						 STM32MP_SYSRAM_SIZE - \
161db77f8bfSYann Gautier 						 STM32MP_BL2_RW_BASE)
162db77f8bfSYann Gautier 
16335527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */
16435527fb4SYann Gautier #define MAX_XLAT_TABLES				U(4)	/* 16 KB for mapping */
16535527fb4SYann Gautier 
16635527fb4SYann Gautier /*
16735527fb4SYann Gautier  * MAX_MMAP_REGIONS is usually:
16835527fb4SYann Gautier  * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
16935527fb4SYann Gautier  */
1706d1366e5SPatrick Delaunay #if STM32MP_USB_PROGRAMMER || defined(IMAGE_BL31)
17127dd11dbSMaxime Méré #define MAX_MMAP_REGIONS			7
17227dd11dbSMaxime Méré #else
17335527fb4SYann Gautier #define MAX_MMAP_REGIONS			6
17427dd11dbSMaxime Méré #endif
17535527fb4SYann Gautier 
176e5839ed7SYann Gautier /* DTB initialization value */
177db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE			U(0x00006000)	/* 24 KB for DTB */
178e5839ed7SYann Gautier 
179e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE			(STM32MP_BL2_BASE - \
180e5839ed7SYann Gautier 						 STM32MP_BL2_DTB_SIZE)
181e5839ed7SYann Gautier 
182db77f8bfSYann Gautier #if defined(IMAGE_BL2)
183db77f8bfSYann Gautier #define STM32MP_DTB_SIZE			STM32MP_BL2_DTB_SIZE
184db77f8bfSYann Gautier #define STM32MP_DTB_BASE			STM32MP_BL2_DTB_BASE
185db77f8bfSYann Gautier #endif
186db77f8bfSYann Gautier 
187ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
188ae84525fSMaxime Méré #define STM32MP_DDR_FW_BASE			SRAM1_BASE
18979629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_DMEM_OFFSET		U(0x400)
19079629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_IMEM_OFFSET		U(0x800)
191ae84525fSMaxime Méré #define STM32MP_DDR_FW_MAX_SIZE			U(0x8800)
192ae84525fSMaxime Méré #endif
193ae84525fSMaxime Méré 
1945af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE		PAGE_SIZE
1955af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE			STM32MP_SYSRAM_BASE
1965af9369cSYann Gautier 
19735527fb4SYann Gautier #define STM32MP_BL33_BASE			(STM32MP_DDR_BASE + U(0x04000000))
19835527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE			U(0x400000)
1995af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE			(STM32MP_BL33_BASE + \
2005af9369cSYann Gautier 						STM32MP_BL33_MAX_SIZE)
2015af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE		U(0x40000)
20227dd11dbSMaxime Méré #define STM32MP_SOC_FW_CONFIG_MAX_SIZE		U(0x10000) /* 64kB for BL31 DT */
20335527fb4SYann Gautier 
20435527fb4SYann Gautier /*******************************************************************************
205db77f8bfSYann Gautier  * STM32MP2 device/io map related constants (used for MMU)
206db77f8bfSYann Gautier  ******************************************************************************/
207db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE			U(0x40000000)
208db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE			U(0x40000000)
209db77f8bfSYann Gautier 
210db77f8bfSYann Gautier /*******************************************************************************
21135527fb4SYann Gautier  * STM32MP2 RCC
21235527fb4SYann Gautier  ******************************************************************************/
21335527fb4SYann Gautier #define RCC_BASE				U(0x44200000)
21435527fb4SYann Gautier 
21535527fb4SYann Gautier /*******************************************************************************
21635527fb4SYann Gautier  * STM32MP2 PWR
21735527fb4SYann Gautier  ******************************************************************************/
21835527fb4SYann Gautier #define PWR_BASE				U(0x44210000)
21935527fb4SYann Gautier 
22035527fb4SYann Gautier /*******************************************************************************
22187a940e0SYann Gautier  * STM32MP2 GPIO
22287a940e0SYann Gautier  ******************************************************************************/
22387a940e0SYann Gautier #define GPIOA_BASE				U(0x44240000)
22487a940e0SYann Gautier #define GPIOB_BASE				U(0x44250000)
22587a940e0SYann Gautier #define GPIOC_BASE				U(0x44260000)
22687a940e0SYann Gautier #define GPIOD_BASE				U(0x44270000)
22787a940e0SYann Gautier #define GPIOE_BASE				U(0x44280000)
22887a940e0SYann Gautier #define GPIOF_BASE				U(0x44290000)
22987a940e0SYann Gautier #define GPIOG_BASE				U(0x442A0000)
23087a940e0SYann Gautier #define GPIOH_BASE				U(0x442B0000)
23187a940e0SYann Gautier #define GPIOI_BASE				U(0x442C0000)
23287a940e0SYann Gautier #define GPIOJ_BASE				U(0x442D0000)
23387a940e0SYann Gautier #define GPIOK_BASE				U(0x442E0000)
23487a940e0SYann Gautier #define GPIOZ_BASE				U(0x46200000)
23587a940e0SYann Gautier #define GPIO_BANK_OFFSET			U(0x10000)
23687a940e0SYann Gautier 
23787a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT		16
23887a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT		8
23987a940e0SYann Gautier 
24087a940e0SYann Gautier /*******************************************************************************
24187a940e0SYann Gautier  * STM32MP2 UART
24287a940e0SYann Gautier  ******************************************************************************/
24387a940e0SYann Gautier #define USART1_BASE				U(0x40330000)
24487a940e0SYann Gautier #define USART2_BASE				U(0x400E0000)
24587a940e0SYann Gautier #define USART3_BASE				U(0x400F0000)
24687a940e0SYann Gautier #define UART4_BASE				U(0x40100000)
24787a940e0SYann Gautier #define UART5_BASE				U(0x40110000)
24887a940e0SYann Gautier #define USART6_BASE				U(0x40220000)
24987a940e0SYann Gautier #define UART7_BASE				U(0x40370000)
25087a940e0SYann Gautier #define UART8_BASE				U(0x40380000)
25187a940e0SYann Gautier #define UART9_BASE				U(0x402C0000)
25287a940e0SYann Gautier #define STM32MP_NB_OF_UART			U(9)
25387a940e0SYann Gautier 
25487a940e0SYann Gautier /* For UART crash console */
25587a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ		64000000
25687a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
257d59dd96dSBoerge Struempfel #ifdef ULTRA_FLY
258d59dd96dSBoerge Struempfel #define STM32MP_DEBUG_USART_BASE		USART1_BASE
259d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
260d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
261d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
262d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_PORT			3
263d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_ALTERNATE		6
264d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
265d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
266d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN_REG			RCC_USART1CFGR
267d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
268d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_REG			RCC_USART1CFGR
269d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
270d59dd96dSBoerge Struempfel #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV19CFGR
271d59dd96dSBoerge Struempfel #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV19CFGR
272d59dd96dSBoerge Struempfel #else
27387a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE		USART2_BASE
27487a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
27587a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
27687a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
27787a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT			4
27887a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE		6
27987a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
28087a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
28187a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG			RCC_USART2CFGR
28287a940e0SYann Gautier #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
28387a940e0SYann Gautier #define DEBUG_UART_RST_REG			RCC_USART2CFGR
28487a940e0SYann Gautier #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
28587a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV8CFGR
28687a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV8CFGR
287d59dd96dSBoerge Struempfel #endif
28887a940e0SYann Gautier 
28987a940e0SYann Gautier /*******************************************************************************
29035527fb4SYann Gautier  * STM32MP2 SDMMC
29135527fb4SYann Gautier  ******************************************************************************/
29235527fb4SYann Gautier #define STM32MP_SDMMC1_BASE			U(0x48220000)
29335527fb4SYann Gautier #define STM32MP_SDMMC2_BASE			U(0x48230000)
29435527fb4SYann Gautier #define STM32MP_SDMMC3_BASE			U(0x48240000)
29535527fb4SYann Gautier 
29635527fb4SYann Gautier /*******************************************************************************
297399cfdd4SNicolas Le Bayon  * STM32MP2 OSPI
298399cfdd4SNicolas Le Bayon  ******************************************************************************/
299399cfdd4SNicolas Le Bayon /* OSPI 1 & 2 memory map area */
300399cfdd4SNicolas Le Bayon #define STM32MP_OSPI_MM_BASE			U(0x60000000)
301399cfdd4SNicolas Le Bayon #define STM32MP_OSPI_MM_SIZE			U(0x10000000)
302399cfdd4SNicolas Le Bayon 
303399cfdd4SNicolas Le Bayon /*******************************************************************************
304197ac780SYann Gautier  * STM32MP2 BSEC / OTP
305197ac780SYann Gautier  ******************************************************************************/
306197ac780SYann Gautier /*
307197ac780SYann Gautier  * 367 available OTPs, the other are masked
308197ac780SYann Gautier  * - ECIES key: 368 to 375 (only readable by bootrom)
309197ac780SYann Gautier  * - HWKEY: 376 to 383 (never reloadable or readable)
310197ac780SYann Gautier  */
311197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID			U(0x16F)
312197ac780SYann Gautier #define STM32MP2_MID_OTP_START			U(0x80)
313197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START		U(0x100)
314197ac780SYann Gautier 
315197ac780SYann Gautier /* OTP labels */
316197ac780SYann Gautier #define PART_NUMBER_OTP				"part-number-otp"
317381b2a6bSYann Gautier #define REVISION_OTP				"rev_otp"
318197ac780SYann Gautier #define PACKAGE_OTP				"package-otp"
319197ac780SYann Gautier #define HCONF1_OTP				"otp124"
320197ac780SYann Gautier #define NAND_OTP				"otp16"
321197ac780SYann Gautier #define NAND2_OTP				"otp20"
322197ac780SYann Gautier #define BOARD_ID_OTP				"board-id"
323197ac780SYann Gautier #define UID_OTP					"uid-otp"
324197ac780SYann Gautier #define LIFECYCLE2_OTP				"otp18"
325197ac780SYann Gautier #define PKH_OTP					"otp144"
326197ac780SYann Gautier #define ENCKEY_OTP				"otp260"
327197ac780SYann Gautier 
328197ac780SYann Gautier /* OTP mask */
329197ac780SYann Gautier /* PACKAGE */
330197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK			GENMASK_32(2, 0)
331197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT			U(0)
332197ac780SYann Gautier 
333197ac780SYann Gautier /* IWDG OTP */
334197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS			U(0)
335197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS		U(1)
336197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS		U(2)
337197ac780SYann Gautier 
338197ac780SYann Gautier /* NAND OTP */
339197ac780SYann Gautier /* NAND parameter storage flag */
340197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP		BIT_32(31)
341197ac780SYann Gautier 
342197ac780SYann Gautier /* NAND page size in bytes */
343197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK			GENMASK_32(30, 29)
344197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT			U(29)
345197ac780SYann Gautier #define NAND_PAGE_SIZE_2K			U(0)
346197ac780SYann Gautier #define NAND_PAGE_SIZE_4K			U(1)
347197ac780SYann Gautier #define NAND_PAGE_SIZE_8K			U(2)
348197ac780SYann Gautier 
349197ac780SYann Gautier /* NAND block size in pages */
350197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK			GENMASK_32(28, 27)
351197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT			U(27)
352197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES		U(0)
353197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES		U(1)
354197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES		U(2)
355197ac780SYann Gautier 
356197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */
357197ac780SYann Gautier #define NAND_BLOCK_NB_MASK			GENMASK_32(26, 19)
358197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT			U(19)
359197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT			U(256)
360197ac780SYann Gautier 
361197ac780SYann Gautier /* NAND bus width in bits */
362197ac780SYann Gautier #define NAND_WIDTH_MASK				BIT_32(18)
363197ac780SYann Gautier #define NAND_WIDTH_SHIFT			U(18)
364197ac780SYann Gautier 
365197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */
366197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK			GENMASK_32(17, 15)
367197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT			U(15)
368197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET			U(0)
369197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS			U(1)
370197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS			U(2)
371197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS			U(3)
372197ac780SYann Gautier #define NAND_ECC_ON_DIE				U(4)
373197ac780SYann Gautier 
374197ac780SYann Gautier /* NAND number of planes */
375197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK			BIT_32(14)
376197ac780SYann Gautier 
377197ac780SYann Gautier /* NAND2 OTP */
378197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT			U(16)
379197ac780SYann Gautier 
380197ac780SYann Gautier /* NAND2 config distribution */
381197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB			BIT_32(0)
382197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1		U(0)
383197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2		U(1)
384197ac780SYann Gautier 
385197ac780SYann Gautier /* MONOTONIC OTP */
386197ac780SYann Gautier #define MAX_MONOTONIC_VALUE			U(32)
387197ac780SYann Gautier 
388197ac780SYann Gautier /* UID OTP */
389197ac780SYann Gautier #define UID_WORD_NB				U(3)
390197ac780SYann Gautier 
391197ac780SYann Gautier /* Lifecycle OTP */
392197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE		GENMASK_32(3, 0)
393197ac780SYann Gautier 
394197ac780SYann Gautier /*******************************************************************************
39535527fb4SYann Gautier  * STM32MP2 TAMP
39635527fb4SYann Gautier  ******************************************************************************/
39735527fb4SYann Gautier #define PLAT_MAX_TAMP_INT			U(5)
39835527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT			U(3)
39935527fb4SYann Gautier #define TAMP_BASE				U(0x46010000)
40035527fb4SYann Gautier #define TAMP_SMCR				(TAMP_BASE + U(0x20))
40135527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE			(TAMP_BASE + U(0x100))
40235527fb4SYann Gautier #define TAMP_BKP_REG_CLK			CK_BUS_RTC
40335527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER			U(10)
40435527fb4SYann Gautier #define TAMP_COUNTR				U(0x40)
40535527fb4SYann Gautier 
40635527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
tamp_bkpr(uint32_t idx)40735527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx)
40835527fb4SYann Gautier {
40935527fb4SYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
41035527fb4SYann Gautier }
41135527fb4SYann Gautier #endif
41235527fb4SYann Gautier 
41335527fb4SYann Gautier /*******************************************************************************
4146d1366e5SPatrick Delaunay  * STM32MP2 USB
4156d1366e5SPatrick Delaunay  ******************************************************************************/
4166d1366e5SPatrick Delaunay #define USB_DWC3_BASE				U(0x48300000)
4176d1366e5SPatrick Delaunay 
4186d1366e5SPatrick Delaunay /*******************************************************************************
41935527fb4SYann Gautier  * STM32MP2 DDRCTRL
42035527fb4SYann Gautier  ******************************************************************************/
42135527fb4SYann Gautier #define DDRCTRL_BASE				U(0x48040000)
42235527fb4SYann Gautier 
42335527fb4SYann Gautier /*******************************************************************************
42435527fb4SYann Gautier  * STM32MP2 DDRDBG
42535527fb4SYann Gautier  ******************************************************************************/
42635527fb4SYann Gautier #define DDRDBG_BASE				U(0x48050000)
42735527fb4SYann Gautier 
42835527fb4SYann Gautier /*******************************************************************************
42935527fb4SYann Gautier  * STM32MP2 DDRPHYC
43035527fb4SYann Gautier  ******************************************************************************/
43135527fb4SYann Gautier #define DDRPHYC_BASE				U(0x48C00000)
43235527fb4SYann Gautier 
43335527fb4SYann Gautier /*******************************************************************************
434f53f260fSGatien Chevallier  * Miscellaneous STM32MP2 peripherals base address
43535527fb4SYann Gautier  ******************************************************************************/
43635527fb4SYann Gautier #define BSEC_BASE				U(0x44000000)
43735527fb4SYann Gautier #define DBGMCU_BASE				U(0x4A010000)
43835527fb4SYann Gautier #define HASH_BASE				U(0x42010000)
43935527fb4SYann Gautier #define RTC_BASE				U(0x46000000)
44035527fb4SYann Gautier #define STGEN_BASE				U(0x48080000)
44135527fb4SYann Gautier #define SYSCFG_BASE				U(0x44230000)
44235527fb4SYann Gautier 
44335527fb4SYann Gautier /*******************************************************************************
444ae84525fSMaxime Méré  * STM32MP RIF
445ae84525fSMaxime Méré  ******************************************************************************/
4468934c7b0SMaxime Méré #define RIFSC_BASE				U(0x42080000)
447399cfdd4SNicolas Le Bayon #define RISAB1_BASE				U(0x420F0000)
448399cfdd4SNicolas Le Bayon #define RISAB2_BASE				U(0x42100000)
449ae84525fSMaxime Méré #define RISAB3_BASE				U(0x42110000)
45052f530d3SMaxime Méré #define RISAB5_BASE				U(0x42130000)
451ae84525fSMaxime Méré 
452399cfdd4SNicolas Le Bayon #define RISAF1_INST				0
453399cfdd4SNicolas Le Bayon #define RISAF2_INST				1
454399cfdd4SNicolas Le Bayon #define RISAF4_INST				3
455399cfdd4SNicolas Le Bayon #define RISAF5_INST				4
456399cfdd4SNicolas Le Bayon #define RISAF_MAX_INSTANCE			5
457399cfdd4SNicolas Le Bayon 
458399cfdd4SNicolas Le Bayon #define RISAF1_BASE				U(0x420A0000)
459399cfdd4SNicolas Le Bayon #define RISAF2_BASE				U(0x420B0000)
460399cfdd4SNicolas Le Bayon #define RISAF4_BASE				U(0x420D0000)
461399cfdd4SNicolas Le Bayon #define RISAF5_BASE				U(0x420E0000)
462399cfdd4SNicolas Le Bayon 
463399cfdd4SNicolas Le Bayon #define USE_RISAF2
464399cfdd4SNicolas Le Bayon #define USE_RISAF4
465399cfdd4SNicolas Le Bayon 
466399cfdd4SNicolas Le Bayon #ifdef USE_RISAF1
467399cfdd4SNicolas Le Bayon #define RISAF1_MAX_REGION			4
468399cfdd4SNicolas Le Bayon #else
469399cfdd4SNicolas Le Bayon #define RISAF1_MAX_REGION			0
470399cfdd4SNicolas Le Bayon #endif
471399cfdd4SNicolas Le Bayon #ifdef USE_RISAF2
472399cfdd4SNicolas Le Bayon #define RISAF2_MAX_REGION			4
473399cfdd4SNicolas Le Bayon #else
474399cfdd4SNicolas Le Bayon #define RISAF2_MAX_REGION			0
475399cfdd4SNicolas Le Bayon #endif
476399cfdd4SNicolas Le Bayon #ifdef USE_RISAF4
477399cfdd4SNicolas Le Bayon /* Consider only encrypted region maximum number, to save memory consumption */
478399cfdd4SNicolas Le Bayon #define RISAF4_MAX_REGION			4
479399cfdd4SNicolas Le Bayon #else
480399cfdd4SNicolas Le Bayon #define RISAF4_MAX_REGION			0
481399cfdd4SNicolas Le Bayon #endif
482399cfdd4SNicolas Le Bayon #ifdef USE_RISAF5
483399cfdd4SNicolas Le Bayon #define RISAF5_MAX_REGION			2
484399cfdd4SNicolas Le Bayon #else
485399cfdd4SNicolas Le Bayon #define RISAF5_MAX_REGION			0
486399cfdd4SNicolas Le Bayon #endif
487399cfdd4SNicolas Le Bayon #define RISAF_MAX_REGION			(RISAF1_MAX_REGION + RISAF2_MAX_REGION + \
488399cfdd4SNicolas Le Bayon 						 RISAF4_MAX_REGION + RISAF5_MAX_REGION)
489399cfdd4SNicolas Le Bayon 
490399cfdd4SNicolas Le Bayon #define RISAF_KEY_SIZE_IN_BYTES			RISAF_ENCRYPTION_KEY_SIZE_IN_BYTES
491399cfdd4SNicolas Le Bayon #define RISAF_SEED_SIZE_IN_BYTES		U(4)
492399cfdd4SNicolas Le Bayon 
493ae84525fSMaxime Méré /*******************************************************************************
494*ecad2c91SGatien Chevallier  * RIFSC
495*ecad2c91SGatien Chevallier  ******************************************************************************/
496*ecad2c91SGatien Chevallier #define STM32MP2_RIMU_USB3DR			U(4)
497*ecad2c91SGatien Chevallier 
498*ecad2c91SGatien Chevallier /*
499*ecad2c91SGatien Chevallier  * USB3DR Secure/Priv Master (DMA) access
500*ecad2c91SGatien Chevallier  */
501*ecad2c91SGatien Chevallier #define RIFSC_USB_BOOT_USB3DR_RIMC_CONF		(RIFSC_RIMC_ATTRx_MPRIV | RIFSC_RIMC_ATTRx_MSEC | \
502*ecad2c91SGatien Chevallier 						 RIF_CID1 << RIFSC_RIMC_ATTRx_MCID_SHIFT | \
503*ecad2c91SGatien Chevallier 						 RIFSC_RIMC_ATTRx_CIDSEL)
504*ecad2c91SGatien Chevallier 
505*ecad2c91SGatien Chevallier /*******************************************************************************
506615f31feSGabriel Fernandez  * STM32MP CA35SSC
507615f31feSGabriel Fernandez  ******************************************************************************/
508615f31feSGabriel Fernandez #define A35SSC_BASE				U(0x48800000)
509615f31feSGabriel Fernandez 
510615f31feSGabriel Fernandez /*******************************************************************************
51135527fb4SYann Gautier  * REGULATORS
51235527fb4SYann Gautier  ******************************************************************************/
51335527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
51435527fb4SYann Gautier #define PLAT_NB_RDEVS				U(19)
51535527fb4SYann Gautier /* 2 FIXED */
51635527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS			U(2)
51735527fb4SYann Gautier /* No GPIO regu */
51835527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS			U(0)
51935527fb4SYann Gautier 
52035527fb4SYann Gautier /*******************************************************************************
52135527fb4SYann Gautier  * Device Tree defines
52235527fb4SYann Gautier  ******************************************************************************/
52335527fb4SYann Gautier #define DT_BSEC_COMPAT				"st,stm32mp25-bsec"
52435527fb4SYann Gautier #define DT_DDR_COMPAT				"st,stm32mp2-ddr"
52535527fb4SYann Gautier #define DT_PWR_COMPAT				"st,stm32mp25-pwr"
526088238adSNicolas Le Bayon #if STM32MP21
527088238adSNicolas Le Bayon #define DT_RCC_CLK_COMPAT			"st,stm32mp21-rcc"
528088238adSNicolas Le Bayon #else
52935527fb4SYann Gautier #define DT_RCC_CLK_COMPAT			"st,stm32mp25-rcc"
530088238adSNicolas Le Bayon #endif
531db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT			"st,stm32mp25-sdmmc2"
53235527fb4SYann Gautier #define DT_UART_COMPAT				"st,stm32h7-uart"
53335527fb4SYann Gautier 
53435527fb4SYann Gautier #endif /* STM32MP2_DEF_H */
535