xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_def.h (revision 87a940e027dd11d0ec03ec605f205374b18361ba)
135527fb4SYann Gautier /*
235527fb4SYann Gautier  * Copyright (c) 2023, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
735527fb4SYann Gautier #ifndef STM32MP2_DEF_H
835527fb4SYann Gautier #define STM32MP2_DEF_H
935527fb4SYann Gautier 
1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h>
1135527fb4SYann Gautier #ifndef __ASSEMBLER__
1235527fb4SYann Gautier #include <drivers/st/bsec.h>
1335527fb4SYann Gautier #endif
14*87a940e0SYann Gautier #include <drivers/st/stm32mp25_rcc.h>
1535527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h>
1635527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h>
1735527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h>
1835527fb4SYann Gautier 
1935527fb4SYann Gautier #ifndef __ASSEMBLER__
2035527fb4SYann Gautier #include <boot_api.h>
2135527fb4SYann Gautier #include <stm32mp_common.h>
2235527fb4SYann Gautier #include <stm32mp_dt.h>
2335527fb4SYann Gautier #include <stm32mp_shared_resources.h>
2435527fb4SYann Gautier #endif
2535527fb4SYann Gautier 
2635527fb4SYann Gautier /*******************************************************************************
2735527fb4SYann Gautier  * STM32MP2 memory map related constants
2835527fb4SYann Gautier  ******************************************************************************/
2935527fb4SYann Gautier #define STM32MP_SYSRAM_BASE			U(0x0E000000)
3035527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE			U(0x00040000)
3135527fb4SYann Gautier 
3235527fb4SYann Gautier #define STM32MP_SEC_SYSRAM_BASE			STM32MP_SYSRAM_BASE
3335527fb4SYann Gautier #define STM32MP_SEC_SYSRAM_SIZE			STM32MP_SYSRAM_SIZE
3435527fb4SYann Gautier 
3535527fb4SYann Gautier /* DDR configuration */
3635527fb4SYann Gautier #define STM32MP_DDR_BASE			U(0x80000000)
3735527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE			UL(0x100000000)	/* Max 4GB */
3835527fb4SYann Gautier 
3935527fb4SYann Gautier /* DDR power initializations */
4035527fb4SYann Gautier #ifndef __ASSEMBLER__
4135527fb4SYann Gautier enum ddr_type {
4235527fb4SYann Gautier 	STM32MP_DDR3,
4335527fb4SYann Gautier 	STM32MP_DDR4,
4435527fb4SYann Gautier 	STM32MP_LPDDR4
4535527fb4SYann Gautier };
4635527fb4SYann Gautier #endif
4735527fb4SYann Gautier 
4835527fb4SYann Gautier #define STM32MP_BL2_SIZE			U(0x0002A000) /* 168 KB for BL2 */
4935527fb4SYann Gautier 
5035527fb4SYann Gautier #define STM32MP_BL2_BASE			(STM32MP_SEC_SYSRAM_BASE + \
5135527fb4SYann Gautier 						 STM32MP_SEC_SYSRAM_SIZE - \
5235527fb4SYann Gautier 						 STM32MP_BL2_SIZE)
5335527fb4SYann Gautier 
5435527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */
5535527fb4SYann Gautier #define MAX_XLAT_TABLES				U(4)	/* 16 KB for mapping */
5635527fb4SYann Gautier 
5735527fb4SYann Gautier /*
5835527fb4SYann Gautier  * MAX_MMAP_REGIONS is usually:
5935527fb4SYann Gautier  * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
6035527fb4SYann Gautier  */
6135527fb4SYann Gautier #define MAX_MMAP_REGIONS			6
6235527fb4SYann Gautier 
6335527fb4SYann Gautier #define STM32MP_BL33_BASE			(STM32MP_DDR_BASE + U(0x04000000))
6435527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE			U(0x400000)
6535527fb4SYann Gautier 
6635527fb4SYann Gautier /*******************************************************************************
6735527fb4SYann Gautier  * STM32MP2 RCC
6835527fb4SYann Gautier  ******************************************************************************/
6935527fb4SYann Gautier #define RCC_BASE				U(0x44200000)
7035527fb4SYann Gautier 
7135527fb4SYann Gautier /*******************************************************************************
7235527fb4SYann Gautier  * STM32MP2 PWR
7335527fb4SYann Gautier  ******************************************************************************/
7435527fb4SYann Gautier #define PWR_BASE				U(0x44210000)
7535527fb4SYann Gautier 
7635527fb4SYann Gautier /*******************************************************************************
77*87a940e0SYann Gautier  * STM32MP2 GPIO
78*87a940e0SYann Gautier  ******************************************************************************/
79*87a940e0SYann Gautier #define GPIOA_BASE				U(0x44240000)
80*87a940e0SYann Gautier #define GPIOB_BASE				U(0x44250000)
81*87a940e0SYann Gautier #define GPIOC_BASE				U(0x44260000)
82*87a940e0SYann Gautier #define GPIOD_BASE				U(0x44270000)
83*87a940e0SYann Gautier #define GPIOE_BASE				U(0x44280000)
84*87a940e0SYann Gautier #define GPIOF_BASE				U(0x44290000)
85*87a940e0SYann Gautier #define GPIOG_BASE				U(0x442A0000)
86*87a940e0SYann Gautier #define GPIOH_BASE				U(0x442B0000)
87*87a940e0SYann Gautier #define GPIOI_BASE				U(0x442C0000)
88*87a940e0SYann Gautier #define GPIOJ_BASE				U(0x442D0000)
89*87a940e0SYann Gautier #define GPIOK_BASE				U(0x442E0000)
90*87a940e0SYann Gautier #define GPIOZ_BASE				U(0x46200000)
91*87a940e0SYann Gautier #define GPIO_BANK_OFFSET			U(0x10000)
92*87a940e0SYann Gautier 
93*87a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT		16
94*87a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT		8
95*87a940e0SYann Gautier 
96*87a940e0SYann Gautier /*******************************************************************************
97*87a940e0SYann Gautier  * STM32MP2 UART
98*87a940e0SYann Gautier  ******************************************************************************/
99*87a940e0SYann Gautier #define USART1_BASE				U(0x40330000)
100*87a940e0SYann Gautier #define USART2_BASE				U(0x400E0000)
101*87a940e0SYann Gautier #define USART3_BASE				U(0x400F0000)
102*87a940e0SYann Gautier #define UART4_BASE				U(0x40100000)
103*87a940e0SYann Gautier #define UART5_BASE				U(0x40110000)
104*87a940e0SYann Gautier #define USART6_BASE				U(0x40220000)
105*87a940e0SYann Gautier #define UART7_BASE				U(0x40370000)
106*87a940e0SYann Gautier #define UART8_BASE				U(0x40380000)
107*87a940e0SYann Gautier #define UART9_BASE				U(0x402C0000)
108*87a940e0SYann Gautier #define STM32MP_NB_OF_UART			U(9)
109*87a940e0SYann Gautier 
110*87a940e0SYann Gautier /* For UART crash console */
111*87a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ		64000000
112*87a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
113*87a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE		USART2_BASE
114*87a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
115*87a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
116*87a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
117*87a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT			4
118*87a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE		6
119*87a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
120*87a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
121*87a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG			RCC_USART2CFGR
122*87a940e0SYann Gautier #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
123*87a940e0SYann Gautier #define DEBUG_UART_RST_REG			RCC_USART2CFGR
124*87a940e0SYann Gautier #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
125*87a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV8CFGR
126*87a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV8CFGR
127*87a940e0SYann Gautier 
128*87a940e0SYann Gautier /*******************************************************************************
12935527fb4SYann Gautier  * STM32MP2 SDMMC
13035527fb4SYann Gautier  ******************************************************************************/
13135527fb4SYann Gautier #define STM32MP_SDMMC1_BASE			U(0x48220000)
13235527fb4SYann Gautier #define STM32MP_SDMMC2_BASE			U(0x48230000)
13335527fb4SYann Gautier #define STM32MP_SDMMC3_BASE			U(0x48240000)
13435527fb4SYann Gautier 
13535527fb4SYann Gautier /*******************************************************************************
13635527fb4SYann Gautier  * STM32MP2 TAMP
13735527fb4SYann Gautier  ******************************************************************************/
13835527fb4SYann Gautier #define PLAT_MAX_TAMP_INT			U(5)
13935527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT			U(3)
14035527fb4SYann Gautier #define TAMP_BASE				U(0x46010000)
14135527fb4SYann Gautier #define TAMP_SMCR				(TAMP_BASE + U(0x20))
14235527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE			(TAMP_BASE + U(0x100))
14335527fb4SYann Gautier #define TAMP_BKP_REG_CLK			CK_BUS_RTC
14435527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER			U(10)
14535527fb4SYann Gautier #define TAMP_COUNTR				U(0x40)
14635527fb4SYann Gautier 
14735527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
14835527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx)
14935527fb4SYann Gautier {
15035527fb4SYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
15135527fb4SYann Gautier }
15235527fb4SYann Gautier #endif
15335527fb4SYann Gautier 
15435527fb4SYann Gautier /*******************************************************************************
15535527fb4SYann Gautier  * STM32MP2 DDRCTRL
15635527fb4SYann Gautier  ******************************************************************************/
15735527fb4SYann Gautier #define DDRCTRL_BASE				U(0x48040000)
15835527fb4SYann Gautier 
15935527fb4SYann Gautier /*******************************************************************************
16035527fb4SYann Gautier  * STM32MP2 DDRDBG
16135527fb4SYann Gautier  ******************************************************************************/
16235527fb4SYann Gautier #define DDRDBG_BASE				U(0x48050000)
16335527fb4SYann Gautier 
16435527fb4SYann Gautier /*******************************************************************************
16535527fb4SYann Gautier  * STM32MP2 DDRPHYC
16635527fb4SYann Gautier  ******************************************************************************/
16735527fb4SYann Gautier #define DDRPHYC_BASE				U(0x48C00000)
16835527fb4SYann Gautier 
16935527fb4SYann Gautier /*******************************************************************************
17035527fb4SYann Gautier  * Miscellaneous STM32MP1 peripherals base address
17135527fb4SYann Gautier  ******************************************************************************/
17235527fb4SYann Gautier #define BSEC_BASE				U(0x44000000)
17335527fb4SYann Gautier #define DBGMCU_BASE				U(0x4A010000)
17435527fb4SYann Gautier #define HASH_BASE				U(0x42010000)
17535527fb4SYann Gautier #define RTC_BASE				U(0x46000000)
17635527fb4SYann Gautier #define STGEN_BASE				U(0x48080000)
17735527fb4SYann Gautier #define SYSCFG_BASE				U(0x44230000)
17835527fb4SYann Gautier 
17935527fb4SYann Gautier /*******************************************************************************
18035527fb4SYann Gautier  * REGULATORS
18135527fb4SYann Gautier  ******************************************************************************/
18235527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
18335527fb4SYann Gautier #define PLAT_NB_RDEVS				U(19)
18435527fb4SYann Gautier /* 2 FIXED */
18535527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS			U(2)
18635527fb4SYann Gautier /* No GPIO regu */
18735527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS			U(0)
18835527fb4SYann Gautier 
18935527fb4SYann Gautier /*******************************************************************************
19035527fb4SYann Gautier  * Device Tree defines
19135527fb4SYann Gautier  ******************************************************************************/
19235527fb4SYann Gautier #define DT_BSEC_COMPAT				"st,stm32mp25-bsec"
19335527fb4SYann Gautier #define DT_DDR_COMPAT				"st,stm32mp2-ddr"
19435527fb4SYann Gautier #define DT_PWR_COMPAT				"st,stm32mp25-pwr"
19535527fb4SYann Gautier #define DT_RCC_CLK_COMPAT			"st,stm32mp25-rcc"
19635527fb4SYann Gautier #define DT_UART_COMPAT				"st,stm32h7-uart"
19735527fb4SYann Gautier 
19835527fb4SYann Gautier #endif /* STM32MP2_DEF_H */
199