135527fb4SYann Gautier /* 2104ec53eSYann Gautier * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 735527fb4SYann Gautier #ifndef STM32MP2_DEF_H 835527fb4SYann Gautier #define STM32MP2_DEF_H 935527fb4SYann Gautier 1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h> 1135527fb4SYann Gautier #ifndef __ASSEMBLER__ 1235527fb4SYann Gautier #include <drivers/st/bsec.h> 13db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h> 14399cfdd4SNicolas Le Bayon #include <drivers/st/stm32mp2_risaf.h> 15db77f8bfSYann Gautier #endif 162ec3cec5SNicolas Le Bayon #if STM32MP21 172ec3cec5SNicolas Le Bayon #include <drivers/st/stm32mp21_pwr.h> 18088238adSNicolas Le Bayon #include <drivers/st/stm32mp21_rcc.h> 19088238adSNicolas Le Bayon #else /* STM32MP21 */ 20db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h> 21088238adSNicolas Le Bayon #include <drivers/st/stm32mp25_rcc.h> 222ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */ 23088238adSNicolas Le Bayon #if STM32MP21 24088238adSNicolas Le Bayon #include <dt-bindings/clock/st,stm32mp21-rcc.h> 25088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp21-clksrc.h> 26088238adSNicolas Le Bayon #include <dt-bindings/reset/st,stm32mp21-rcc.h> 27088238adSNicolas Le Bayon #endif /* STM32MP21 */ 28088238adSNicolas Le Bayon #if STM32MP23 2935527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h> 3035527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h> 3135527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h> 32088238adSNicolas Le Bayon #endif /* STM32MP23 */ 33088238adSNicolas Le Bayon #if STM32MP25 34088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clks.h> 35088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clksrc.h> 36088238adSNicolas Le Bayon #include <dt-bindings/reset/stm32mp25-resets.h> 37088238adSNicolas Le Bayon #endif /* STM32MP25 */ 38088238adSNicolas Le Bayon #include <dt-bindings/gpio/stm32-gpio.h> 39399cfdd4SNicolas Le Bayon #include <dt-bindings/soc/rif.h> 4035527fb4SYann Gautier 4135527fb4SYann Gautier #ifndef __ASSEMBLER__ 4235527fb4SYann Gautier #include <boot_api.h> 433007c728SYann Gautier #include <stm32mp2_private.h> 4435527fb4SYann Gautier #include <stm32mp_common.h> 4535527fb4SYann Gautier #include <stm32mp_dt.h> 4635527fb4SYann Gautier #include <stm32mp_shared_resources.h> 4735527fb4SYann Gautier #endif 4835527fb4SYann Gautier 4935527fb4SYann Gautier /******************************************************************************* 50381b2a6bSYann Gautier * CHIP ID 51381b2a6bSYann Gautier ******************************************************************************/ 52381b2a6bSYann Gautier #define STM32MP2_CHIP_ID U(0x505) 53381b2a6bSYann Gautier 54381b2a6bSYann Gautier #define STM32MP251A_PART_NB U(0x400B3E6D) 55381b2a6bSYann Gautier #define STM32MP251C_PART_NB U(0x000B306D) 56381b2a6bSYann Gautier #define STM32MP251D_PART_NB U(0xC00B3E6D) 57381b2a6bSYann Gautier #define STM32MP251F_PART_NB U(0x800B306D) 58381b2a6bSYann Gautier #define STM32MP253A_PART_NB U(0x400B3E0C) 59381b2a6bSYann Gautier #define STM32MP253C_PART_NB U(0x000B300C) 60381b2a6bSYann Gautier #define STM32MP253D_PART_NB U(0xC00B3E0C) 61381b2a6bSYann Gautier #define STM32MP253F_PART_NB U(0x800B300C) 62381b2a6bSYann Gautier #define STM32MP255A_PART_NB U(0x40082E00) 63381b2a6bSYann Gautier #define STM32MP255C_PART_NB U(0x00082000) 64381b2a6bSYann Gautier #define STM32MP255D_PART_NB U(0xC0082E00) 65381b2a6bSYann Gautier #define STM32MP255F_PART_NB U(0x80082000) 66381b2a6bSYann Gautier #define STM32MP257A_PART_NB U(0x40002E00) 67381b2a6bSYann Gautier #define STM32MP257C_PART_NB U(0x00002000) 68381b2a6bSYann Gautier #define STM32MP257D_PART_NB U(0xC0002E00) 69381b2a6bSYann Gautier #define STM32MP257F_PART_NB U(0x80002000) 70381b2a6bSYann Gautier 71381b2a6bSYann Gautier #define STM32MP2_REV_A U(0x08) 72381b2a6bSYann Gautier #define STM32MP2_REV_B U(0x10) 73381b2a6bSYann Gautier #define STM32MP2_REV_X U(0x12) 74381b2a6bSYann Gautier #define STM32MP2_REV_Y U(0x11) 75381b2a6bSYann Gautier #define STM32MP2_REV_Z U(0x09) 76381b2a6bSYann Gautier 77381b2a6bSYann Gautier /******************************************************************************* 78381b2a6bSYann Gautier * PACKAGE ID 79381b2a6bSYann Gautier ******************************************************************************/ 80381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM U(0) 81381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361 U(1) 82381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424 U(3) 83381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436 U(5) 84381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN U(7) 85381b2a6bSYann Gautier 86381b2a6bSYann Gautier /******************************************************************************* 8735527fb4SYann Gautier * STM32MP2 memory map related constants 8835527fb4SYann Gautier ******************************************************************************/ 8935527fb4SYann Gautier #define STM32MP_SYSRAM_BASE U(0x0E000000) 9035527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 91ae84525fSMaxime Méré #define SRAM1_BASE U(0x0E040000) 92ae84525fSMaxime Méré #define SRAM1_SIZE_FOR_TFA U(0x00010000) 9352f530d3SMaxime Méré #define RETRAM_BASE U(0x0E080000) 9452f530d3SMaxime Méré #define RETRAM_SIZE U(0x00020000) 9552f530d3SMaxime Méré 96*6d1366e5SPatrick Delaunay #if defined(IMAGE_BL2) && STM32MP_USB_PROGRAMMER 97*6d1366e5SPatrick Delaunay #define STM32MP_USB_DWC3_SIZE PAGE_SIZE 98*6d1366e5SPatrick Delaunay #define STM32MP_USB_DWC3_BASE (STM32MP_SYSRAM_BASE + \ 99*6d1366e5SPatrick Delaunay STM32MP_SYSRAM_SIZE - \ 100*6d1366e5SPatrick Delaunay STM32MP_SYSRAM_DEVICE_SIZE) 101*6d1366e5SPatrick Delaunay 102*6d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_DEVICE_SIZE STM32MP_USB_DWC3_SIZE 103*6d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_DEVICE_BASE STM32MP_USB_DWC3_BASE 104*6d1366e5SPatrick Delaunay 105*6d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_MEM_SIZE (STM32MP_SYSRAM_SIZE - \ 106*6d1366e5SPatrick Delaunay STM32MP_SYSRAM_DEVICE_SIZE) 107*6d1366e5SPatrick Delaunay #define STM32MP_SYSRAM_MEM_BASE STM32MP_SYSRAM_BASE 108*6d1366e5SPatrick Delaunay #endif /* IMAGE_BL2 && STM32MP_USB_PROGRAMMER */ 109*6d1366e5SPatrick Delaunay 11035527fb4SYann Gautier /* DDR configuration */ 11135527fb4SYann Gautier #define STM32MP_DDR_BASE U(0x80000000) 11235527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE UL(0x100000000) /* Max 4GB */ 11335527fb4SYann Gautier 11435527fb4SYann Gautier /* DDR power initializations */ 11535527fb4SYann Gautier #ifndef __ASSEMBLER__ 11635527fb4SYann Gautier enum ddr_type { 11735527fb4SYann Gautier STM32MP_DDR3, 11835527fb4SYann Gautier STM32MP_DDR4, 11935527fb4SYann Gautier STM32MP_LPDDR4 12035527fb4SYann Gautier }; 12135527fb4SYann Gautier #endif 12235527fb4SYann Gautier 123e5839ed7SYann Gautier /* Section used inside TF binaries */ 124e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 125db77f8bfSYann Gautier /* 512 Bytes reserved for header */ 126e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000200) 127db77f8bfSYann Gautier #define STM32MP_HEADER_BASE (STM32MP_SYSRAM_BASE + \ 128e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE) 129e5839ed7SYann Gautier 130e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 131e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 132e5839ed7SYann Gautier 133db77f8bfSYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 134e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 135e5839ed7SYann Gautier STM32MP_HEADER_SIZE) 136e5839ed7SYann Gautier 137db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 138e5839ed7SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 139e5839ed7SYann Gautier STM32MP_HEADER_SIZE)) 140e5839ed7SYann Gautier 141db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE U(0x00020000) /* 128 KB */ 142db77f8bfSYann Gautier #define STM32MP_BL2_SIZE U(0x00029000) /* 164 KB for BL2 */ 14335527fb4SYann Gautier 14464e5a6dfSMaxime Méré /* Allocate remaining sysram to BL31 Binary only */ 145104ec53eSYann Gautier #define STM32MP_BL31_SIZE (STM32MP_SYSRAM_SIZE - \ 14603020b66SYann Gautier STM32MP_BL2_SIZE) 14703020b66SYann Gautier 148db77f8bfSYann Gautier #define STM32MP_BL2_BASE (STM32MP_SYSRAM_BASE + \ 149db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 15035527fb4SYann Gautier STM32MP_BL2_SIZE) 15135527fb4SYann Gautier 152db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE STM32MP_BL2_BASE 153db77f8bfSYann Gautier 154db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE (STM32MP_BL2_RO_BASE + \ 155db77f8bfSYann Gautier STM32MP_BL2_RO_SIZE) 156db77f8bfSYann Gautier 157db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE (STM32MP_SYSRAM_BASE + \ 158db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 159db77f8bfSYann Gautier STM32MP_BL2_RW_BASE) 160db77f8bfSYann Gautier 16135527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */ 16235527fb4SYann Gautier #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 16335527fb4SYann Gautier 16435527fb4SYann Gautier /* 16535527fb4SYann Gautier * MAX_MMAP_REGIONS is usually: 16635527fb4SYann Gautier * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup 16735527fb4SYann Gautier */ 168*6d1366e5SPatrick Delaunay #if STM32MP_USB_PROGRAMMER || defined(IMAGE_BL31) 16927dd11dbSMaxime Méré #define MAX_MMAP_REGIONS 7 17027dd11dbSMaxime Méré #else 17135527fb4SYann Gautier #define MAX_MMAP_REGIONS 6 17227dd11dbSMaxime Méré #endif 17335527fb4SYann Gautier 174e5839ed7SYann Gautier /* DTB initialization value */ 175db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE U(0x00006000) /* 24 KB for DTB */ 176e5839ed7SYann Gautier 177e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE (STM32MP_BL2_BASE - \ 178e5839ed7SYann Gautier STM32MP_BL2_DTB_SIZE) 179e5839ed7SYann Gautier 180db77f8bfSYann Gautier #if defined(IMAGE_BL2) 181db77f8bfSYann Gautier #define STM32MP_DTB_SIZE STM32MP_BL2_DTB_SIZE 182db77f8bfSYann Gautier #define STM32MP_DTB_BASE STM32MP_BL2_DTB_BASE 183db77f8bfSYann Gautier #endif 184db77f8bfSYann Gautier 185ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 186ae84525fSMaxime Méré #define STM32MP_DDR_FW_BASE SRAM1_BASE 18779629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_DMEM_OFFSET U(0x400) 18879629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_IMEM_OFFSET U(0x800) 189ae84525fSMaxime Méré #define STM32MP_DDR_FW_MAX_SIZE U(0x8800) 190ae84525fSMaxime Méré #endif 191ae84525fSMaxime Méré 1925af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE PAGE_SIZE 1935af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE STM32MP_SYSRAM_BASE 1945af9369cSYann Gautier 19535527fb4SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x04000000)) 19635527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1975af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE (STM32MP_BL33_BASE + \ 1985af9369cSYann Gautier STM32MP_BL33_MAX_SIZE) 1995af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE U(0x40000) 20027dd11dbSMaxime Méré #define STM32MP_SOC_FW_CONFIG_MAX_SIZE U(0x10000) /* 64kB for BL31 DT */ 20135527fb4SYann Gautier 20235527fb4SYann Gautier /******************************************************************************* 203db77f8bfSYann Gautier * STM32MP2 device/io map related constants (used for MMU) 204db77f8bfSYann Gautier ******************************************************************************/ 205db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE U(0x40000000) 206db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE U(0x40000000) 207db77f8bfSYann Gautier 208db77f8bfSYann Gautier /******************************************************************************* 20935527fb4SYann Gautier * STM32MP2 RCC 21035527fb4SYann Gautier ******************************************************************************/ 21135527fb4SYann Gautier #define RCC_BASE U(0x44200000) 21235527fb4SYann Gautier 21335527fb4SYann Gautier /******************************************************************************* 21435527fb4SYann Gautier * STM32MP2 PWR 21535527fb4SYann Gautier ******************************************************************************/ 21635527fb4SYann Gautier #define PWR_BASE U(0x44210000) 21735527fb4SYann Gautier 21835527fb4SYann Gautier /******************************************************************************* 21987a940e0SYann Gautier * STM32MP2 GPIO 22087a940e0SYann Gautier ******************************************************************************/ 22187a940e0SYann Gautier #define GPIOA_BASE U(0x44240000) 22287a940e0SYann Gautier #define GPIOB_BASE U(0x44250000) 22387a940e0SYann Gautier #define GPIOC_BASE U(0x44260000) 22487a940e0SYann Gautier #define GPIOD_BASE U(0x44270000) 22587a940e0SYann Gautier #define GPIOE_BASE U(0x44280000) 22687a940e0SYann Gautier #define GPIOF_BASE U(0x44290000) 22787a940e0SYann Gautier #define GPIOG_BASE U(0x442A0000) 22887a940e0SYann Gautier #define GPIOH_BASE U(0x442B0000) 22987a940e0SYann Gautier #define GPIOI_BASE U(0x442C0000) 23087a940e0SYann Gautier #define GPIOJ_BASE U(0x442D0000) 23187a940e0SYann Gautier #define GPIOK_BASE U(0x442E0000) 23287a940e0SYann Gautier #define GPIOZ_BASE U(0x46200000) 23387a940e0SYann Gautier #define GPIO_BANK_OFFSET U(0x10000) 23487a940e0SYann Gautier 23587a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT 16 23687a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 23787a940e0SYann Gautier 23887a940e0SYann Gautier /******************************************************************************* 23987a940e0SYann Gautier * STM32MP2 UART 24087a940e0SYann Gautier ******************************************************************************/ 24187a940e0SYann Gautier #define USART1_BASE U(0x40330000) 24287a940e0SYann Gautier #define USART2_BASE U(0x400E0000) 24387a940e0SYann Gautier #define USART3_BASE U(0x400F0000) 24487a940e0SYann Gautier #define UART4_BASE U(0x40100000) 24587a940e0SYann Gautier #define UART5_BASE U(0x40110000) 24687a940e0SYann Gautier #define USART6_BASE U(0x40220000) 24787a940e0SYann Gautier #define UART7_BASE U(0x40370000) 24887a940e0SYann Gautier #define UART8_BASE U(0x40380000) 24987a940e0SYann Gautier #define UART9_BASE U(0x402C0000) 25087a940e0SYann Gautier #define STM32MP_NB_OF_UART U(9) 25187a940e0SYann Gautier 25287a940e0SYann Gautier /* For UART crash console */ 25387a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 25487a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */ 255d59dd96dSBoerge Struempfel #ifdef ULTRA_FLY 256d59dd96dSBoerge Struempfel #define STM32MP_DEBUG_USART_BASE USART1_BASE 257d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 258d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 259d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 260d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_PORT 3 261d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_ALTERNATE 6 262d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 263d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 264d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN_REG RCC_USART1CFGR 265d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 266d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_REG RCC_USART1CFGR 267d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 268d59dd96dSBoerge Struempfel #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV19CFGR 269d59dd96dSBoerge Struempfel #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV19CFGR 270d59dd96dSBoerge Struempfel #else 27187a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE USART2_BASE 27287a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 27387a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 27487a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 27587a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT 4 27687a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 27787a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 27887a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 27987a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG RCC_USART2CFGR 28087a940e0SYann Gautier #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 28187a940e0SYann Gautier #define DEBUG_UART_RST_REG RCC_USART2CFGR 28287a940e0SYann Gautier #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 28387a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV8CFGR 28487a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV8CFGR 285d59dd96dSBoerge Struempfel #endif 28687a940e0SYann Gautier 28787a940e0SYann Gautier /******************************************************************************* 28835527fb4SYann Gautier * STM32MP2 SDMMC 28935527fb4SYann Gautier ******************************************************************************/ 29035527fb4SYann Gautier #define STM32MP_SDMMC1_BASE U(0x48220000) 29135527fb4SYann Gautier #define STM32MP_SDMMC2_BASE U(0x48230000) 29235527fb4SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48240000) 29335527fb4SYann Gautier 29435527fb4SYann Gautier /******************************************************************************* 295399cfdd4SNicolas Le Bayon * STM32MP2 OSPI 296399cfdd4SNicolas Le Bayon ******************************************************************************/ 297399cfdd4SNicolas Le Bayon /* OSPI 1 & 2 memory map area */ 298399cfdd4SNicolas Le Bayon #define STM32MP_OSPI_MM_BASE U(0x60000000) 299399cfdd4SNicolas Le Bayon #define STM32MP_OSPI_MM_SIZE U(0x10000000) 300399cfdd4SNicolas Le Bayon 301399cfdd4SNicolas Le Bayon /******************************************************************************* 302197ac780SYann Gautier * STM32MP2 BSEC / OTP 303197ac780SYann Gautier ******************************************************************************/ 304197ac780SYann Gautier /* 305197ac780SYann Gautier * 367 available OTPs, the other are masked 306197ac780SYann Gautier * - ECIES key: 368 to 375 (only readable by bootrom) 307197ac780SYann Gautier * - HWKEY: 376 to 383 (never reloadable or readable) 308197ac780SYann Gautier */ 309197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID U(0x16F) 310197ac780SYann Gautier #define STM32MP2_MID_OTP_START U(0x80) 311197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START U(0x100) 312197ac780SYann Gautier 313197ac780SYann Gautier /* OTP labels */ 314197ac780SYann Gautier #define PART_NUMBER_OTP "part-number-otp" 315381b2a6bSYann Gautier #define REVISION_OTP "rev_otp" 316197ac780SYann Gautier #define PACKAGE_OTP "package-otp" 317197ac780SYann Gautier #define HCONF1_OTP "otp124" 318197ac780SYann Gautier #define NAND_OTP "otp16" 319197ac780SYann Gautier #define NAND2_OTP "otp20" 320197ac780SYann Gautier #define BOARD_ID_OTP "board-id" 321197ac780SYann Gautier #define UID_OTP "uid-otp" 322197ac780SYann Gautier #define LIFECYCLE2_OTP "otp18" 323197ac780SYann Gautier #define PKH_OTP "otp144" 324197ac780SYann Gautier #define ENCKEY_OTP "otp260" 325197ac780SYann Gautier 326197ac780SYann Gautier /* OTP mask */ 327197ac780SYann Gautier /* PACKAGE */ 328197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(2, 0) 329197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT U(0) 330197ac780SYann Gautier 331197ac780SYann Gautier /* IWDG OTP */ 332197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS U(0) 333197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS U(1) 334197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS U(2) 335197ac780SYann Gautier 336197ac780SYann Gautier /* NAND OTP */ 337197ac780SYann Gautier /* NAND parameter storage flag */ 338197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP BIT_32(31) 339197ac780SYann Gautier 340197ac780SYann Gautier /* NAND page size in bytes */ 341197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 342197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT U(29) 343197ac780SYann Gautier #define NAND_PAGE_SIZE_2K U(0) 344197ac780SYann Gautier #define NAND_PAGE_SIZE_4K U(1) 345197ac780SYann Gautier #define NAND_PAGE_SIZE_8K U(2) 346197ac780SYann Gautier 347197ac780SYann Gautier /* NAND block size in pages */ 348197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 349197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT U(27) 350197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES U(0) 351197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES U(1) 352197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES U(2) 353197ac780SYann Gautier 354197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */ 355197ac780SYann Gautier #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 356197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT U(19) 357197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT U(256) 358197ac780SYann Gautier 359197ac780SYann Gautier /* NAND bus width in bits */ 360197ac780SYann Gautier #define NAND_WIDTH_MASK BIT_32(18) 361197ac780SYann Gautier #define NAND_WIDTH_SHIFT U(18) 362197ac780SYann Gautier 363197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */ 364197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 365197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT U(15) 366197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET U(0) 367197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS U(1) 368197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS U(2) 369197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS U(3) 370197ac780SYann Gautier #define NAND_ECC_ON_DIE U(4) 371197ac780SYann Gautier 372197ac780SYann Gautier /* NAND number of planes */ 373197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK BIT_32(14) 374197ac780SYann Gautier 375197ac780SYann Gautier /* NAND2 OTP */ 376197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT U(16) 377197ac780SYann Gautier 378197ac780SYann Gautier /* NAND2 config distribution */ 379197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB BIT_32(0) 380197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1 U(0) 381197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2 U(1) 382197ac780SYann Gautier 383197ac780SYann Gautier /* MONOTONIC OTP */ 384197ac780SYann Gautier #define MAX_MONOTONIC_VALUE U(32) 385197ac780SYann Gautier 386197ac780SYann Gautier /* UID OTP */ 387197ac780SYann Gautier #define UID_WORD_NB U(3) 388197ac780SYann Gautier 389197ac780SYann Gautier /* Lifecycle OTP */ 390197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE GENMASK_32(3, 0) 391197ac780SYann Gautier 392197ac780SYann Gautier /******************************************************************************* 39335527fb4SYann Gautier * STM32MP2 TAMP 39435527fb4SYann Gautier ******************************************************************************/ 39535527fb4SYann Gautier #define PLAT_MAX_TAMP_INT U(5) 39635527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT U(3) 39735527fb4SYann Gautier #define TAMP_BASE U(0x46010000) 39835527fb4SYann Gautier #define TAMP_SMCR (TAMP_BASE + U(0x20)) 39935527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 40035527fb4SYann Gautier #define TAMP_BKP_REG_CLK CK_BUS_RTC 40135527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER U(10) 40235527fb4SYann Gautier #define TAMP_COUNTR U(0x40) 40335527fb4SYann Gautier 40435527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 40535527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx) 40635527fb4SYann Gautier { 40735527fb4SYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 40835527fb4SYann Gautier } 40935527fb4SYann Gautier #endif 41035527fb4SYann Gautier 41135527fb4SYann Gautier /******************************************************************************* 412*6d1366e5SPatrick Delaunay * STM32MP2 USB 413*6d1366e5SPatrick Delaunay ******************************************************************************/ 414*6d1366e5SPatrick Delaunay #define USB_DWC3_BASE U(0x48300000) 415*6d1366e5SPatrick Delaunay 416*6d1366e5SPatrick Delaunay /******************************************************************************* 41735527fb4SYann Gautier * STM32MP2 DDRCTRL 41835527fb4SYann Gautier ******************************************************************************/ 41935527fb4SYann Gautier #define DDRCTRL_BASE U(0x48040000) 42035527fb4SYann Gautier 42135527fb4SYann Gautier /******************************************************************************* 42235527fb4SYann Gautier * STM32MP2 DDRDBG 42335527fb4SYann Gautier ******************************************************************************/ 42435527fb4SYann Gautier #define DDRDBG_BASE U(0x48050000) 42535527fb4SYann Gautier 42635527fb4SYann Gautier /******************************************************************************* 42735527fb4SYann Gautier * STM32MP2 DDRPHYC 42835527fb4SYann Gautier ******************************************************************************/ 42935527fb4SYann Gautier #define DDRPHYC_BASE U(0x48C00000) 43035527fb4SYann Gautier 43135527fb4SYann Gautier /******************************************************************************* 432f53f260fSGatien Chevallier * Miscellaneous STM32MP2 peripherals base address 43335527fb4SYann Gautier ******************************************************************************/ 43435527fb4SYann Gautier #define BSEC_BASE U(0x44000000) 43535527fb4SYann Gautier #define DBGMCU_BASE U(0x4A010000) 43635527fb4SYann Gautier #define HASH_BASE U(0x42010000) 43735527fb4SYann Gautier #define RTC_BASE U(0x46000000) 43835527fb4SYann Gautier #define STGEN_BASE U(0x48080000) 43935527fb4SYann Gautier #define SYSCFG_BASE U(0x44230000) 44035527fb4SYann Gautier 44135527fb4SYann Gautier /******************************************************************************* 442ae84525fSMaxime Méré * STM32MP RIF 443ae84525fSMaxime Méré ******************************************************************************/ 444399cfdd4SNicolas Le Bayon #define RISAB1_BASE U(0x420F0000) 445399cfdd4SNicolas Le Bayon #define RISAB2_BASE U(0x42100000) 446ae84525fSMaxime Méré #define RISAB3_BASE U(0x42110000) 44752f530d3SMaxime Méré #define RISAB5_BASE U(0x42130000) 448ae84525fSMaxime Méré 449399cfdd4SNicolas Le Bayon #define RISAF1_INST 0 450399cfdd4SNicolas Le Bayon #define RISAF2_INST 1 451399cfdd4SNicolas Le Bayon #define RISAF4_INST 3 452399cfdd4SNicolas Le Bayon #define RISAF5_INST 4 453399cfdd4SNicolas Le Bayon #define RISAF_MAX_INSTANCE 5 454399cfdd4SNicolas Le Bayon 455399cfdd4SNicolas Le Bayon #define RISAF1_BASE U(0x420A0000) 456399cfdd4SNicolas Le Bayon #define RISAF2_BASE U(0x420B0000) 457399cfdd4SNicolas Le Bayon #define RISAF4_BASE U(0x420D0000) 458399cfdd4SNicolas Le Bayon #define RISAF5_BASE U(0x420E0000) 459399cfdd4SNicolas Le Bayon 460399cfdd4SNicolas Le Bayon #define USE_RISAF2 461399cfdd4SNicolas Le Bayon #define USE_RISAF4 462399cfdd4SNicolas Le Bayon 463399cfdd4SNicolas Le Bayon #ifdef USE_RISAF1 464399cfdd4SNicolas Le Bayon #define RISAF1_MAX_REGION 4 465399cfdd4SNicolas Le Bayon #else 466399cfdd4SNicolas Le Bayon #define RISAF1_MAX_REGION 0 467399cfdd4SNicolas Le Bayon #endif 468399cfdd4SNicolas Le Bayon #ifdef USE_RISAF2 469399cfdd4SNicolas Le Bayon #define RISAF2_MAX_REGION 4 470399cfdd4SNicolas Le Bayon #else 471399cfdd4SNicolas Le Bayon #define RISAF2_MAX_REGION 0 472399cfdd4SNicolas Le Bayon #endif 473399cfdd4SNicolas Le Bayon #ifdef USE_RISAF4 474399cfdd4SNicolas Le Bayon /* Consider only encrypted region maximum number, to save memory consumption */ 475399cfdd4SNicolas Le Bayon #define RISAF4_MAX_REGION 4 476399cfdd4SNicolas Le Bayon #else 477399cfdd4SNicolas Le Bayon #define RISAF4_MAX_REGION 0 478399cfdd4SNicolas Le Bayon #endif 479399cfdd4SNicolas Le Bayon #ifdef USE_RISAF5 480399cfdd4SNicolas Le Bayon #define RISAF5_MAX_REGION 2 481399cfdd4SNicolas Le Bayon #else 482399cfdd4SNicolas Le Bayon #define RISAF5_MAX_REGION 0 483399cfdd4SNicolas Le Bayon #endif 484399cfdd4SNicolas Le Bayon #define RISAF_MAX_REGION (RISAF1_MAX_REGION + RISAF2_MAX_REGION + \ 485399cfdd4SNicolas Le Bayon RISAF4_MAX_REGION + RISAF5_MAX_REGION) 486399cfdd4SNicolas Le Bayon 487399cfdd4SNicolas Le Bayon #define RISAF_KEY_SIZE_IN_BYTES RISAF_ENCRYPTION_KEY_SIZE_IN_BYTES 488399cfdd4SNicolas Le Bayon #define RISAF_SEED_SIZE_IN_BYTES U(4) 489399cfdd4SNicolas Le Bayon 490ae84525fSMaxime Méré /******************************************************************************* 491615f31feSGabriel Fernandez * STM32MP CA35SSC 492615f31feSGabriel Fernandez ******************************************************************************/ 493615f31feSGabriel Fernandez #define A35SSC_BASE U(0x48800000) 494615f31feSGabriel Fernandez 495615f31feSGabriel Fernandez /******************************************************************************* 49635527fb4SYann Gautier * REGULATORS 49735527fb4SYann Gautier ******************************************************************************/ 49835527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 49935527fb4SYann Gautier #define PLAT_NB_RDEVS U(19) 50035527fb4SYann Gautier /* 2 FIXED */ 50135527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS U(2) 50235527fb4SYann Gautier /* No GPIO regu */ 50335527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS U(0) 50435527fb4SYann Gautier 50535527fb4SYann Gautier /******************************************************************************* 50635527fb4SYann Gautier * Device Tree defines 50735527fb4SYann Gautier ******************************************************************************/ 50835527fb4SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp25-bsec" 50935527fb4SYann Gautier #define DT_DDR_COMPAT "st,stm32mp2-ddr" 51035527fb4SYann Gautier #define DT_PWR_COMPAT "st,stm32mp25-pwr" 511088238adSNicolas Le Bayon #if STM32MP21 512088238adSNicolas Le Bayon #define DT_RCC_CLK_COMPAT "st,stm32mp21-rcc" 513088238adSNicolas Le Bayon #else 51435527fb4SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp25-rcc" 515088238adSNicolas Le Bayon #endif 516db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32mp25-sdmmc2" 51735527fb4SYann Gautier #define DT_UART_COMPAT "st,stm32h7-uart" 51835527fb4SYann Gautier 51935527fb4SYann Gautier #endif /* STM32MP2_DEF_H */ 520