xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_def.h (revision 615f31fe40e5ebf9ecef81eb01abbe52984e093a)
135527fb4SYann Gautier /*
23007c728SYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
735527fb4SYann Gautier #ifndef STM32MP2_DEF_H
835527fb4SYann Gautier #define STM32MP2_DEF_H
935527fb4SYann Gautier 
1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h>
1135527fb4SYann Gautier #ifndef __ASSEMBLER__
1235527fb4SYann Gautier #include <drivers/st/bsec.h>
1335527fb4SYann Gautier #endif
1487a940e0SYann Gautier #include <drivers/st/stm32mp25_rcc.h>
1535527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h>
1635527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h>
17e04a9ef5SPascal Paillet #include <dt-bindings/gpio/stm32-gpio.h>
1835527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h>
1935527fb4SYann Gautier 
2035527fb4SYann Gautier #ifndef __ASSEMBLER__
2135527fb4SYann Gautier #include <boot_api.h>
223007c728SYann Gautier #include <stm32mp2_private.h>
2335527fb4SYann Gautier #include <stm32mp_common.h>
2435527fb4SYann Gautier #include <stm32mp_dt.h>
2535527fb4SYann Gautier #include <stm32mp_shared_resources.h>
2635527fb4SYann Gautier #endif
2735527fb4SYann Gautier 
2835527fb4SYann Gautier /*******************************************************************************
2935527fb4SYann Gautier  * STM32MP2 memory map related constants
3035527fb4SYann Gautier  ******************************************************************************/
3135527fb4SYann Gautier #define STM32MP_SYSRAM_BASE			U(0x0E000000)
3235527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE			U(0x00040000)
3335527fb4SYann Gautier 
3435527fb4SYann Gautier #define STM32MP_SEC_SYSRAM_BASE			STM32MP_SYSRAM_BASE
3535527fb4SYann Gautier #define STM32MP_SEC_SYSRAM_SIZE			STM32MP_SYSRAM_SIZE
3635527fb4SYann Gautier 
3735527fb4SYann Gautier /* DDR configuration */
3835527fb4SYann Gautier #define STM32MP_DDR_BASE			U(0x80000000)
3935527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE			UL(0x100000000)	/* Max 4GB */
4035527fb4SYann Gautier 
4135527fb4SYann Gautier /* DDR power initializations */
4235527fb4SYann Gautier #ifndef __ASSEMBLER__
4335527fb4SYann Gautier enum ddr_type {
4435527fb4SYann Gautier 	STM32MP_DDR3,
4535527fb4SYann Gautier 	STM32MP_DDR4,
4635527fb4SYann Gautier 	STM32MP_LPDDR4
4735527fb4SYann Gautier };
4835527fb4SYann Gautier #endif
4935527fb4SYann Gautier 
50e5839ed7SYann Gautier /* Section used inside TF binaries */
51e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE			U(0x00002400) /* 9 KB for param */
52e5839ed7SYann Gautier /* 512 Octets reserved for header */
53e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE			U(0x00000200)
54e5839ed7SYann Gautier #define STM32MP_HEADER_BASE			(STM32MP_SEC_SYSRAM_BASE +	\
55e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE)
56e5839ed7SYann Gautier 
57e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
58e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE		U(0x3000)
59e5839ed7SYann Gautier 
60e5839ed7SYann Gautier #define STM32MP_BINARY_BASE			(STM32MP_SEC_SYSRAM_BASE +	\
61e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE +	\
62e5839ed7SYann Gautier 						 STM32MP_HEADER_SIZE)
63e5839ed7SYann Gautier 
64e5839ed7SYann Gautier #define STM32MP_BINARY_SIZE			(STM32MP_SEC_SYSRAM_SIZE -	\
65e5839ed7SYann Gautier 						 (STM32MP_PARAM_LOAD_SIZE +	\
66e5839ed7SYann Gautier 						  STM32MP_HEADER_SIZE))
67e5839ed7SYann Gautier 
6835527fb4SYann Gautier #define STM32MP_BL2_SIZE			U(0x0002A000) /* 168 KB for BL2 */
6935527fb4SYann Gautier 
7035527fb4SYann Gautier #define STM32MP_BL2_BASE			(STM32MP_SEC_SYSRAM_BASE + \
7135527fb4SYann Gautier 						 STM32MP_SEC_SYSRAM_SIZE - \
7235527fb4SYann Gautier 						 STM32MP_BL2_SIZE)
7335527fb4SYann Gautier 
7435527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */
7535527fb4SYann Gautier #define MAX_XLAT_TABLES				U(4)	/* 16 KB for mapping */
7635527fb4SYann Gautier 
7735527fb4SYann Gautier /*
7835527fb4SYann Gautier  * MAX_MMAP_REGIONS is usually:
7935527fb4SYann Gautier  * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
8035527fb4SYann Gautier  */
8135527fb4SYann Gautier #define MAX_MMAP_REGIONS			6
8235527fb4SYann Gautier 
83e5839ed7SYann Gautier /* DTB initialization value */
84e5839ed7SYann Gautier #define STM32MP_BL2_DTB_SIZE			U(0x00005000) /* 20 KB for DTB */
85e5839ed7SYann Gautier 
86e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE			(STM32MP_BL2_BASE - \
87e5839ed7SYann Gautier 						 STM32MP_BL2_DTB_SIZE)
88e5839ed7SYann Gautier 
8935527fb4SYann Gautier #define STM32MP_BL33_BASE			(STM32MP_DDR_BASE + U(0x04000000))
9035527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE			U(0x400000)
9135527fb4SYann Gautier 
9235527fb4SYann Gautier /*******************************************************************************
9335527fb4SYann Gautier  * STM32MP2 RCC
9435527fb4SYann Gautier  ******************************************************************************/
9535527fb4SYann Gautier #define RCC_BASE				U(0x44200000)
9635527fb4SYann Gautier 
9735527fb4SYann Gautier /*******************************************************************************
9835527fb4SYann Gautier  * STM32MP2 PWR
9935527fb4SYann Gautier  ******************************************************************************/
10035527fb4SYann Gautier #define PWR_BASE				U(0x44210000)
10135527fb4SYann Gautier 
10235527fb4SYann Gautier /*******************************************************************************
10387a940e0SYann Gautier  * STM32MP2 GPIO
10487a940e0SYann Gautier  ******************************************************************************/
10587a940e0SYann Gautier #define GPIOA_BASE				U(0x44240000)
10687a940e0SYann Gautier #define GPIOB_BASE				U(0x44250000)
10787a940e0SYann Gautier #define GPIOC_BASE				U(0x44260000)
10887a940e0SYann Gautier #define GPIOD_BASE				U(0x44270000)
10987a940e0SYann Gautier #define GPIOE_BASE				U(0x44280000)
11087a940e0SYann Gautier #define GPIOF_BASE				U(0x44290000)
11187a940e0SYann Gautier #define GPIOG_BASE				U(0x442A0000)
11287a940e0SYann Gautier #define GPIOH_BASE				U(0x442B0000)
11387a940e0SYann Gautier #define GPIOI_BASE				U(0x442C0000)
11487a940e0SYann Gautier #define GPIOJ_BASE				U(0x442D0000)
11587a940e0SYann Gautier #define GPIOK_BASE				U(0x442E0000)
11687a940e0SYann Gautier #define GPIOZ_BASE				U(0x46200000)
11787a940e0SYann Gautier #define GPIO_BANK_OFFSET			U(0x10000)
11887a940e0SYann Gautier 
11987a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT		16
12087a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT		8
12187a940e0SYann Gautier 
12287a940e0SYann Gautier /*******************************************************************************
12387a940e0SYann Gautier  * STM32MP2 UART
12487a940e0SYann Gautier  ******************************************************************************/
12587a940e0SYann Gautier #define USART1_BASE				U(0x40330000)
12687a940e0SYann Gautier #define USART2_BASE				U(0x400E0000)
12787a940e0SYann Gautier #define USART3_BASE				U(0x400F0000)
12887a940e0SYann Gautier #define UART4_BASE				U(0x40100000)
12987a940e0SYann Gautier #define UART5_BASE				U(0x40110000)
13087a940e0SYann Gautier #define USART6_BASE				U(0x40220000)
13187a940e0SYann Gautier #define UART7_BASE				U(0x40370000)
13287a940e0SYann Gautier #define UART8_BASE				U(0x40380000)
13387a940e0SYann Gautier #define UART9_BASE				U(0x402C0000)
13487a940e0SYann Gautier #define STM32MP_NB_OF_UART			U(9)
13587a940e0SYann Gautier 
13687a940e0SYann Gautier /* For UART crash console */
13787a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ		64000000
13887a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
13987a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE		USART2_BASE
14087a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
14187a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
14287a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
14387a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT			4
14487a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE		6
14587a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
14687a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
14787a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG			RCC_USART2CFGR
14887a940e0SYann Gautier #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
14987a940e0SYann Gautier #define DEBUG_UART_RST_REG			RCC_USART2CFGR
15087a940e0SYann Gautier #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
15187a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV8CFGR
15287a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV8CFGR
15387a940e0SYann Gautier 
15487a940e0SYann Gautier /*******************************************************************************
15535527fb4SYann Gautier  * STM32MP2 SDMMC
15635527fb4SYann Gautier  ******************************************************************************/
15735527fb4SYann Gautier #define STM32MP_SDMMC1_BASE			U(0x48220000)
15835527fb4SYann Gautier #define STM32MP_SDMMC2_BASE			U(0x48230000)
15935527fb4SYann Gautier #define STM32MP_SDMMC3_BASE			U(0x48240000)
16035527fb4SYann Gautier 
16135527fb4SYann Gautier /*******************************************************************************
162197ac780SYann Gautier  * STM32MP2 BSEC / OTP
163197ac780SYann Gautier  ******************************************************************************/
164197ac780SYann Gautier /*
165197ac780SYann Gautier  * 367 available OTPs, the other are masked
166197ac780SYann Gautier  * - ECIES key: 368 to 375 (only readable by bootrom)
167197ac780SYann Gautier  * - HWKEY: 376 to 383 (never reloadable or readable)
168197ac780SYann Gautier  */
169197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID			U(0x16F)
170197ac780SYann Gautier #define STM32MP2_MID_OTP_START			U(0x80)
171197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START		U(0x100)
172197ac780SYann Gautier 
173197ac780SYann Gautier /* OTP labels */
174197ac780SYann Gautier #define PART_NUMBER_OTP				"part-number-otp"
175197ac780SYann Gautier #define PACKAGE_OTP				"package-otp"
176197ac780SYann Gautier #define HCONF1_OTP				"otp124"
177197ac780SYann Gautier #define NAND_OTP				"otp16"
178197ac780SYann Gautier #define NAND2_OTP				"otp20"
179197ac780SYann Gautier #define BOARD_ID_OTP				"board-id"
180197ac780SYann Gautier #define UID_OTP					"uid-otp"
181197ac780SYann Gautier #define LIFECYCLE2_OTP				"otp18"
182197ac780SYann Gautier #define PKH_OTP					"otp144"
183197ac780SYann Gautier #define ENCKEY_OTP				"otp260"
184197ac780SYann Gautier 
185197ac780SYann Gautier /* OTP mask */
186197ac780SYann Gautier /* PACKAGE */
187197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK			GENMASK_32(2, 0)
188197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT			U(0)
189197ac780SYann Gautier 
190197ac780SYann Gautier /* IWDG OTP */
191197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS			U(0)
192197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS		U(1)
193197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS		U(2)
194197ac780SYann Gautier 
195197ac780SYann Gautier /* NAND OTP */
196197ac780SYann Gautier /* NAND parameter storage flag */
197197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP		BIT_32(31)
198197ac780SYann Gautier 
199197ac780SYann Gautier /* NAND page size in bytes */
200197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK			GENMASK_32(30, 29)
201197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT			U(29)
202197ac780SYann Gautier #define NAND_PAGE_SIZE_2K			U(0)
203197ac780SYann Gautier #define NAND_PAGE_SIZE_4K			U(1)
204197ac780SYann Gautier #define NAND_PAGE_SIZE_8K			U(2)
205197ac780SYann Gautier 
206197ac780SYann Gautier /* NAND block size in pages */
207197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK			GENMASK_32(28, 27)
208197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT			U(27)
209197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES		U(0)
210197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES		U(1)
211197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES		U(2)
212197ac780SYann Gautier 
213197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */
214197ac780SYann Gautier #define NAND_BLOCK_NB_MASK			GENMASK_32(26, 19)
215197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT			U(19)
216197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT			U(256)
217197ac780SYann Gautier 
218197ac780SYann Gautier /* NAND bus width in bits */
219197ac780SYann Gautier #define NAND_WIDTH_MASK				BIT_32(18)
220197ac780SYann Gautier #define NAND_WIDTH_SHIFT			U(18)
221197ac780SYann Gautier 
222197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */
223197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK			GENMASK_32(17, 15)
224197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT			U(15)
225197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET			U(0)
226197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS			U(1)
227197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS			U(2)
228197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS			U(3)
229197ac780SYann Gautier #define NAND_ECC_ON_DIE				U(4)
230197ac780SYann Gautier 
231197ac780SYann Gautier /* NAND number of planes */
232197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK			BIT_32(14)
233197ac780SYann Gautier 
234197ac780SYann Gautier /* NAND2 OTP */
235197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT			U(16)
236197ac780SYann Gautier 
237197ac780SYann Gautier /* NAND2 config distribution */
238197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB			BIT_32(0)
239197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1		U(0)
240197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2		U(1)
241197ac780SYann Gautier 
242197ac780SYann Gautier /* MONOTONIC OTP */
243197ac780SYann Gautier #define MAX_MONOTONIC_VALUE			U(32)
244197ac780SYann Gautier 
245197ac780SYann Gautier /* UID OTP */
246197ac780SYann Gautier #define UID_WORD_NB				U(3)
247197ac780SYann Gautier 
248197ac780SYann Gautier /* Lifecycle OTP */
249197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE		GENMASK_32(3, 0)
250197ac780SYann Gautier 
251197ac780SYann Gautier /*******************************************************************************
25235527fb4SYann Gautier  * STM32MP2 TAMP
25335527fb4SYann Gautier  ******************************************************************************/
25435527fb4SYann Gautier #define PLAT_MAX_TAMP_INT			U(5)
25535527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT			U(3)
25635527fb4SYann Gautier #define TAMP_BASE				U(0x46010000)
25735527fb4SYann Gautier #define TAMP_SMCR				(TAMP_BASE + U(0x20))
25835527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE			(TAMP_BASE + U(0x100))
25935527fb4SYann Gautier #define TAMP_BKP_REG_CLK			CK_BUS_RTC
26035527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER			U(10)
26135527fb4SYann Gautier #define TAMP_COUNTR				U(0x40)
26235527fb4SYann Gautier 
26335527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
26435527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx)
26535527fb4SYann Gautier {
26635527fb4SYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
26735527fb4SYann Gautier }
26835527fb4SYann Gautier #endif
26935527fb4SYann Gautier 
27035527fb4SYann Gautier /*******************************************************************************
27135527fb4SYann Gautier  * STM32MP2 DDRCTRL
27235527fb4SYann Gautier  ******************************************************************************/
27335527fb4SYann Gautier #define DDRCTRL_BASE				U(0x48040000)
27435527fb4SYann Gautier 
27535527fb4SYann Gautier /*******************************************************************************
27635527fb4SYann Gautier  * STM32MP2 DDRDBG
27735527fb4SYann Gautier  ******************************************************************************/
27835527fb4SYann Gautier #define DDRDBG_BASE				U(0x48050000)
27935527fb4SYann Gautier 
28035527fb4SYann Gautier /*******************************************************************************
28135527fb4SYann Gautier  * STM32MP2 DDRPHYC
28235527fb4SYann Gautier  ******************************************************************************/
28335527fb4SYann Gautier #define DDRPHYC_BASE				U(0x48C00000)
28435527fb4SYann Gautier 
28535527fb4SYann Gautier /*******************************************************************************
28635527fb4SYann Gautier  * Miscellaneous STM32MP1 peripherals base address
28735527fb4SYann Gautier  ******************************************************************************/
28835527fb4SYann Gautier #define BSEC_BASE				U(0x44000000)
28935527fb4SYann Gautier #define DBGMCU_BASE				U(0x4A010000)
29035527fb4SYann Gautier #define HASH_BASE				U(0x42010000)
29135527fb4SYann Gautier #define RTC_BASE				U(0x46000000)
29235527fb4SYann Gautier #define STGEN_BASE				U(0x48080000)
29335527fb4SYann Gautier #define SYSCFG_BASE				U(0x44230000)
29435527fb4SYann Gautier 
29535527fb4SYann Gautier /*******************************************************************************
296*615f31feSGabriel Fernandez  * STM32MP CA35SSC
297*615f31feSGabriel Fernandez  ******************************************************************************/
298*615f31feSGabriel Fernandez #define A35SSC_BASE				U(0x48800000)
299*615f31feSGabriel Fernandez 
300*615f31feSGabriel Fernandez /*******************************************************************************
30135527fb4SYann Gautier  * REGULATORS
30235527fb4SYann Gautier  ******************************************************************************/
30335527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
30435527fb4SYann Gautier #define PLAT_NB_RDEVS				U(19)
30535527fb4SYann Gautier /* 2 FIXED */
30635527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS			U(2)
30735527fb4SYann Gautier /* No GPIO regu */
30835527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS			U(0)
30935527fb4SYann Gautier 
31035527fb4SYann Gautier /*******************************************************************************
31135527fb4SYann Gautier  * Device Tree defines
31235527fb4SYann Gautier  ******************************************************************************/
31335527fb4SYann Gautier #define DT_BSEC_COMPAT				"st,stm32mp25-bsec"
31435527fb4SYann Gautier #define DT_DDR_COMPAT				"st,stm32mp2-ddr"
31535527fb4SYann Gautier #define DT_PWR_COMPAT				"st,stm32mp25-pwr"
31635527fb4SYann Gautier #define DT_RCC_CLK_COMPAT			"st,stm32mp25-rcc"
31735527fb4SYann Gautier #define DT_UART_COMPAT				"st,stm32h7-uart"
31835527fb4SYann Gautier 
31935527fb4SYann Gautier #endif /* STM32MP2_DEF_H */
320