135527fb4SYann Gautier /* 23007c728SYann Gautier * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 735527fb4SYann Gautier #ifndef STM32MP2_DEF_H 835527fb4SYann Gautier #define STM32MP2_DEF_H 935527fb4SYann Gautier 1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h> 1135527fb4SYann Gautier #ifndef __ASSEMBLER__ 1235527fb4SYann Gautier #include <drivers/st/bsec.h> 1335527fb4SYann Gautier #endif 1487a940e0SYann Gautier #include <drivers/st/stm32mp25_rcc.h> 15db77f8bfSYann Gautier #ifndef __ASSEMBLER__ 16db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h> 17db77f8bfSYann Gautier #endif 18db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h> 1935527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h> 2035527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h> 21e04a9ef5SPascal Paillet #include <dt-bindings/gpio/stm32-gpio.h> 2235527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h> 2335527fb4SYann Gautier 2435527fb4SYann Gautier #ifndef __ASSEMBLER__ 2535527fb4SYann Gautier #include <boot_api.h> 263007c728SYann Gautier #include <stm32mp2_private.h> 2735527fb4SYann Gautier #include <stm32mp_common.h> 2835527fb4SYann Gautier #include <stm32mp_dt.h> 2935527fb4SYann Gautier #include <stm32mp_shared_resources.h> 3035527fb4SYann Gautier #endif 3135527fb4SYann Gautier 3235527fb4SYann Gautier /******************************************************************************* 33381b2a6bSYann Gautier * CHIP ID 34381b2a6bSYann Gautier ******************************************************************************/ 35381b2a6bSYann Gautier #define STM32MP2_CHIP_ID U(0x505) 36381b2a6bSYann Gautier 37381b2a6bSYann Gautier #define STM32MP251A_PART_NB U(0x400B3E6D) 38381b2a6bSYann Gautier #define STM32MP251C_PART_NB U(0x000B306D) 39381b2a6bSYann Gautier #define STM32MP251D_PART_NB U(0xC00B3E6D) 40381b2a6bSYann Gautier #define STM32MP251F_PART_NB U(0x800B306D) 41381b2a6bSYann Gautier #define STM32MP253A_PART_NB U(0x400B3E0C) 42381b2a6bSYann Gautier #define STM32MP253C_PART_NB U(0x000B300C) 43381b2a6bSYann Gautier #define STM32MP253D_PART_NB U(0xC00B3E0C) 44381b2a6bSYann Gautier #define STM32MP253F_PART_NB U(0x800B300C) 45381b2a6bSYann Gautier #define STM32MP255A_PART_NB U(0x40082E00) 46381b2a6bSYann Gautier #define STM32MP255C_PART_NB U(0x00082000) 47381b2a6bSYann Gautier #define STM32MP255D_PART_NB U(0xC0082E00) 48381b2a6bSYann Gautier #define STM32MP255F_PART_NB U(0x80082000) 49381b2a6bSYann Gautier #define STM32MP257A_PART_NB U(0x40002E00) 50381b2a6bSYann Gautier #define STM32MP257C_PART_NB U(0x00002000) 51381b2a6bSYann Gautier #define STM32MP257D_PART_NB U(0xC0002E00) 52381b2a6bSYann Gautier #define STM32MP257F_PART_NB U(0x80002000) 53381b2a6bSYann Gautier 54381b2a6bSYann Gautier #define STM32MP2_REV_A U(0x08) 55381b2a6bSYann Gautier #define STM32MP2_REV_B U(0x10) 56381b2a6bSYann Gautier #define STM32MP2_REV_X U(0x12) 57381b2a6bSYann Gautier #define STM32MP2_REV_Y U(0x11) 58381b2a6bSYann Gautier #define STM32MP2_REV_Z U(0x09) 59381b2a6bSYann Gautier 60381b2a6bSYann Gautier /******************************************************************************* 61381b2a6bSYann Gautier * PACKAGE ID 62381b2a6bSYann Gautier ******************************************************************************/ 63381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM U(0) 64381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361 U(1) 65381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424 U(3) 66381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436 U(5) 67381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN U(7) 68381b2a6bSYann Gautier 69381b2a6bSYann Gautier /******************************************************************************* 7035527fb4SYann Gautier * STM32MP2 memory map related constants 7135527fb4SYann Gautier ******************************************************************************/ 7235527fb4SYann Gautier #define STM32MP_SYSRAM_BASE U(0x0E000000) 7335527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 7435527fb4SYann Gautier 7535527fb4SYann Gautier /* DDR configuration */ 7635527fb4SYann Gautier #define STM32MP_DDR_BASE U(0x80000000) 7735527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE UL(0x100000000) /* Max 4GB */ 7835527fb4SYann Gautier 7935527fb4SYann Gautier /* DDR power initializations */ 8035527fb4SYann Gautier #ifndef __ASSEMBLER__ 8135527fb4SYann Gautier enum ddr_type { 8235527fb4SYann Gautier STM32MP_DDR3, 8335527fb4SYann Gautier STM32MP_DDR4, 8435527fb4SYann Gautier STM32MP_LPDDR4 8535527fb4SYann Gautier }; 8635527fb4SYann Gautier #endif 8735527fb4SYann Gautier 88e5839ed7SYann Gautier /* Section used inside TF binaries */ 89e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 90db77f8bfSYann Gautier /* 512 Bytes reserved for header */ 91e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000200) 92db77f8bfSYann Gautier #define STM32MP_HEADER_BASE (STM32MP_SYSRAM_BASE + \ 93e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE) 94e5839ed7SYann Gautier 95e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 96e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 97e5839ed7SYann Gautier 98db77f8bfSYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 99e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 100e5839ed7SYann Gautier STM32MP_HEADER_SIZE) 101e5839ed7SYann Gautier 102db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 103e5839ed7SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 104e5839ed7SYann Gautier STM32MP_HEADER_SIZE)) 105e5839ed7SYann Gautier 106db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE U(0x00020000) /* 128 KB */ 107db77f8bfSYann Gautier #define STM32MP_BL2_SIZE U(0x00029000) /* 164 KB for BL2 */ 10835527fb4SYann Gautier 109db77f8bfSYann Gautier #define STM32MP_BL2_BASE (STM32MP_SYSRAM_BASE + \ 110db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 11135527fb4SYann Gautier STM32MP_BL2_SIZE) 11235527fb4SYann Gautier 113db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE STM32MP_BL2_BASE 114db77f8bfSYann Gautier 115db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE (STM32MP_BL2_RO_BASE + \ 116db77f8bfSYann Gautier STM32MP_BL2_RO_SIZE) 117db77f8bfSYann Gautier 118db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE (STM32MP_SYSRAM_BASE + \ 119db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 120db77f8bfSYann Gautier STM32MP_BL2_RW_BASE) 121db77f8bfSYann Gautier 12235527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */ 12335527fb4SYann Gautier #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 12435527fb4SYann Gautier 12535527fb4SYann Gautier /* 12635527fb4SYann Gautier * MAX_MMAP_REGIONS is usually: 12735527fb4SYann Gautier * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup 12835527fb4SYann Gautier */ 12935527fb4SYann Gautier #define MAX_MMAP_REGIONS 6 13035527fb4SYann Gautier 131e5839ed7SYann Gautier /* DTB initialization value */ 132db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE U(0x00006000) /* 24 KB for DTB */ 133e5839ed7SYann Gautier 134e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE (STM32MP_BL2_BASE - \ 135e5839ed7SYann Gautier STM32MP_BL2_DTB_SIZE) 136e5839ed7SYann Gautier 137db77f8bfSYann Gautier #if defined(IMAGE_BL2) 138db77f8bfSYann Gautier #define STM32MP_DTB_SIZE STM32MP_BL2_DTB_SIZE 139db77f8bfSYann Gautier #define STM32MP_DTB_BASE STM32MP_BL2_DTB_BASE 140db77f8bfSYann Gautier #endif 141db77f8bfSYann Gautier 142*5af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE PAGE_SIZE 143*5af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE STM32MP_SYSRAM_BASE 144*5af9369cSYann Gautier 14535527fb4SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x04000000)) 14635527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 147*5af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE (STM32MP_BL33_BASE + \ 148*5af9369cSYann Gautier STM32MP_BL33_MAX_SIZE) 149*5af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE U(0x40000) 15035527fb4SYann Gautier 15135527fb4SYann Gautier /******************************************************************************* 152db77f8bfSYann Gautier * STM32MP2 device/io map related constants (used for MMU) 153db77f8bfSYann Gautier ******************************************************************************/ 154db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE U(0x40000000) 155db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE U(0x40000000) 156db77f8bfSYann Gautier 157db77f8bfSYann Gautier /******************************************************************************* 15835527fb4SYann Gautier * STM32MP2 RCC 15935527fb4SYann Gautier ******************************************************************************/ 16035527fb4SYann Gautier #define RCC_BASE U(0x44200000) 16135527fb4SYann Gautier 16235527fb4SYann Gautier /******************************************************************************* 16335527fb4SYann Gautier * STM32MP2 PWR 16435527fb4SYann Gautier ******************************************************************************/ 16535527fb4SYann Gautier #define PWR_BASE U(0x44210000) 16635527fb4SYann Gautier 16735527fb4SYann Gautier /******************************************************************************* 16887a940e0SYann Gautier * STM32MP2 GPIO 16987a940e0SYann Gautier ******************************************************************************/ 17087a940e0SYann Gautier #define GPIOA_BASE U(0x44240000) 17187a940e0SYann Gautier #define GPIOB_BASE U(0x44250000) 17287a940e0SYann Gautier #define GPIOC_BASE U(0x44260000) 17387a940e0SYann Gautier #define GPIOD_BASE U(0x44270000) 17487a940e0SYann Gautier #define GPIOE_BASE U(0x44280000) 17587a940e0SYann Gautier #define GPIOF_BASE U(0x44290000) 17687a940e0SYann Gautier #define GPIOG_BASE U(0x442A0000) 17787a940e0SYann Gautier #define GPIOH_BASE U(0x442B0000) 17887a940e0SYann Gautier #define GPIOI_BASE U(0x442C0000) 17987a940e0SYann Gautier #define GPIOJ_BASE U(0x442D0000) 18087a940e0SYann Gautier #define GPIOK_BASE U(0x442E0000) 18187a940e0SYann Gautier #define GPIOZ_BASE U(0x46200000) 18287a940e0SYann Gautier #define GPIO_BANK_OFFSET U(0x10000) 18387a940e0SYann Gautier 18487a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT 16 18587a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 18687a940e0SYann Gautier 18787a940e0SYann Gautier /******************************************************************************* 18887a940e0SYann Gautier * STM32MP2 UART 18987a940e0SYann Gautier ******************************************************************************/ 19087a940e0SYann Gautier #define USART1_BASE U(0x40330000) 19187a940e0SYann Gautier #define USART2_BASE U(0x400E0000) 19287a940e0SYann Gautier #define USART3_BASE U(0x400F0000) 19387a940e0SYann Gautier #define UART4_BASE U(0x40100000) 19487a940e0SYann Gautier #define UART5_BASE U(0x40110000) 19587a940e0SYann Gautier #define USART6_BASE U(0x40220000) 19687a940e0SYann Gautier #define UART7_BASE U(0x40370000) 19787a940e0SYann Gautier #define UART8_BASE U(0x40380000) 19887a940e0SYann Gautier #define UART9_BASE U(0x402C0000) 19987a940e0SYann Gautier #define STM32MP_NB_OF_UART U(9) 20087a940e0SYann Gautier 20187a940e0SYann Gautier /* For UART crash console */ 20287a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 20387a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */ 20487a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE USART2_BASE 20587a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 20687a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 20787a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 20887a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT 4 20987a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 21087a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 21187a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 21287a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG RCC_USART2CFGR 21387a940e0SYann Gautier #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 21487a940e0SYann Gautier #define DEBUG_UART_RST_REG RCC_USART2CFGR 21587a940e0SYann Gautier #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 21687a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV8CFGR 21787a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV8CFGR 21887a940e0SYann Gautier 21987a940e0SYann Gautier /******************************************************************************* 22035527fb4SYann Gautier * STM32MP2 SDMMC 22135527fb4SYann Gautier ******************************************************************************/ 22235527fb4SYann Gautier #define STM32MP_SDMMC1_BASE U(0x48220000) 22335527fb4SYann Gautier #define STM32MP_SDMMC2_BASE U(0x48230000) 22435527fb4SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48240000) 22535527fb4SYann Gautier 22635527fb4SYann Gautier /******************************************************************************* 227197ac780SYann Gautier * STM32MP2 BSEC / OTP 228197ac780SYann Gautier ******************************************************************************/ 229197ac780SYann Gautier /* 230197ac780SYann Gautier * 367 available OTPs, the other are masked 231197ac780SYann Gautier * - ECIES key: 368 to 375 (only readable by bootrom) 232197ac780SYann Gautier * - HWKEY: 376 to 383 (never reloadable or readable) 233197ac780SYann Gautier */ 234197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID U(0x16F) 235197ac780SYann Gautier #define STM32MP2_MID_OTP_START U(0x80) 236197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START U(0x100) 237197ac780SYann Gautier 238197ac780SYann Gautier /* OTP labels */ 239197ac780SYann Gautier #define PART_NUMBER_OTP "part-number-otp" 240381b2a6bSYann Gautier #define REVISION_OTP "rev_otp" 241197ac780SYann Gautier #define PACKAGE_OTP "package-otp" 242197ac780SYann Gautier #define HCONF1_OTP "otp124" 243197ac780SYann Gautier #define NAND_OTP "otp16" 244197ac780SYann Gautier #define NAND2_OTP "otp20" 245197ac780SYann Gautier #define BOARD_ID_OTP "board-id" 246197ac780SYann Gautier #define UID_OTP "uid-otp" 247197ac780SYann Gautier #define LIFECYCLE2_OTP "otp18" 248197ac780SYann Gautier #define PKH_OTP "otp144" 249197ac780SYann Gautier #define ENCKEY_OTP "otp260" 250197ac780SYann Gautier 251197ac780SYann Gautier /* OTP mask */ 252197ac780SYann Gautier /* PACKAGE */ 253197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(2, 0) 254197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT U(0) 255197ac780SYann Gautier 256197ac780SYann Gautier /* IWDG OTP */ 257197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS U(0) 258197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS U(1) 259197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS U(2) 260197ac780SYann Gautier 261197ac780SYann Gautier /* NAND OTP */ 262197ac780SYann Gautier /* NAND parameter storage flag */ 263197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP BIT_32(31) 264197ac780SYann Gautier 265197ac780SYann Gautier /* NAND page size in bytes */ 266197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 267197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT U(29) 268197ac780SYann Gautier #define NAND_PAGE_SIZE_2K U(0) 269197ac780SYann Gautier #define NAND_PAGE_SIZE_4K U(1) 270197ac780SYann Gautier #define NAND_PAGE_SIZE_8K U(2) 271197ac780SYann Gautier 272197ac780SYann Gautier /* NAND block size in pages */ 273197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 274197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT U(27) 275197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES U(0) 276197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES U(1) 277197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES U(2) 278197ac780SYann Gautier 279197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */ 280197ac780SYann Gautier #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 281197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT U(19) 282197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT U(256) 283197ac780SYann Gautier 284197ac780SYann Gautier /* NAND bus width in bits */ 285197ac780SYann Gautier #define NAND_WIDTH_MASK BIT_32(18) 286197ac780SYann Gautier #define NAND_WIDTH_SHIFT U(18) 287197ac780SYann Gautier 288197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */ 289197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 290197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT U(15) 291197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET U(0) 292197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS U(1) 293197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS U(2) 294197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS U(3) 295197ac780SYann Gautier #define NAND_ECC_ON_DIE U(4) 296197ac780SYann Gautier 297197ac780SYann Gautier /* NAND number of planes */ 298197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK BIT_32(14) 299197ac780SYann Gautier 300197ac780SYann Gautier /* NAND2 OTP */ 301197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT U(16) 302197ac780SYann Gautier 303197ac780SYann Gautier /* NAND2 config distribution */ 304197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB BIT_32(0) 305197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1 U(0) 306197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2 U(1) 307197ac780SYann Gautier 308197ac780SYann Gautier /* MONOTONIC OTP */ 309197ac780SYann Gautier #define MAX_MONOTONIC_VALUE U(32) 310197ac780SYann Gautier 311197ac780SYann Gautier /* UID OTP */ 312197ac780SYann Gautier #define UID_WORD_NB U(3) 313197ac780SYann Gautier 314197ac780SYann Gautier /* Lifecycle OTP */ 315197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE GENMASK_32(3, 0) 316197ac780SYann Gautier 317197ac780SYann Gautier /******************************************************************************* 31835527fb4SYann Gautier * STM32MP2 TAMP 31935527fb4SYann Gautier ******************************************************************************/ 32035527fb4SYann Gautier #define PLAT_MAX_TAMP_INT U(5) 32135527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT U(3) 32235527fb4SYann Gautier #define TAMP_BASE U(0x46010000) 32335527fb4SYann Gautier #define TAMP_SMCR (TAMP_BASE + U(0x20)) 32435527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 32535527fb4SYann Gautier #define TAMP_BKP_REG_CLK CK_BUS_RTC 32635527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER U(10) 32735527fb4SYann Gautier #define TAMP_COUNTR U(0x40) 32835527fb4SYann Gautier 32935527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 33035527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx) 33135527fb4SYann Gautier { 33235527fb4SYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 33335527fb4SYann Gautier } 33435527fb4SYann Gautier #endif 33535527fb4SYann Gautier 33635527fb4SYann Gautier /******************************************************************************* 33735527fb4SYann Gautier * STM32MP2 DDRCTRL 33835527fb4SYann Gautier ******************************************************************************/ 33935527fb4SYann Gautier #define DDRCTRL_BASE U(0x48040000) 34035527fb4SYann Gautier 34135527fb4SYann Gautier /******************************************************************************* 34235527fb4SYann Gautier * STM32MP2 DDRDBG 34335527fb4SYann Gautier ******************************************************************************/ 34435527fb4SYann Gautier #define DDRDBG_BASE U(0x48050000) 34535527fb4SYann Gautier 34635527fb4SYann Gautier /******************************************************************************* 34735527fb4SYann Gautier * STM32MP2 DDRPHYC 34835527fb4SYann Gautier ******************************************************************************/ 34935527fb4SYann Gautier #define DDRPHYC_BASE U(0x48C00000) 35035527fb4SYann Gautier 35135527fb4SYann Gautier /******************************************************************************* 35235527fb4SYann Gautier * Miscellaneous STM32MP1 peripherals base address 35335527fb4SYann Gautier ******************************************************************************/ 35435527fb4SYann Gautier #define BSEC_BASE U(0x44000000) 35535527fb4SYann Gautier #define DBGMCU_BASE U(0x4A010000) 35635527fb4SYann Gautier #define HASH_BASE U(0x42010000) 35735527fb4SYann Gautier #define RTC_BASE U(0x46000000) 35835527fb4SYann Gautier #define STGEN_BASE U(0x48080000) 35935527fb4SYann Gautier #define SYSCFG_BASE U(0x44230000) 36035527fb4SYann Gautier 36135527fb4SYann Gautier /******************************************************************************* 362615f31feSGabriel Fernandez * STM32MP CA35SSC 363615f31feSGabriel Fernandez ******************************************************************************/ 364615f31feSGabriel Fernandez #define A35SSC_BASE U(0x48800000) 365615f31feSGabriel Fernandez 366615f31feSGabriel Fernandez /******************************************************************************* 36735527fb4SYann Gautier * REGULATORS 36835527fb4SYann Gautier ******************************************************************************/ 36935527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 37035527fb4SYann Gautier #define PLAT_NB_RDEVS U(19) 37135527fb4SYann Gautier /* 2 FIXED */ 37235527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS U(2) 37335527fb4SYann Gautier /* No GPIO regu */ 37435527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS U(0) 37535527fb4SYann Gautier 37635527fb4SYann Gautier /******************************************************************************* 37735527fb4SYann Gautier * Device Tree defines 37835527fb4SYann Gautier ******************************************************************************/ 37935527fb4SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp25-bsec" 38035527fb4SYann Gautier #define DT_DDR_COMPAT "st,stm32mp2-ddr" 38135527fb4SYann Gautier #define DT_PWR_COMPAT "st,stm32mp25-pwr" 38235527fb4SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp25-rcc" 383db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32mp25-sdmmc2" 38435527fb4SYann Gautier #define DT_UART_COMPAT "st,stm32h7-uart" 38535527fb4SYann Gautier 38635527fb4SYann Gautier #endif /* STM32MP2_DEF_H */ 387