135527fb4SYann Gautier /* 2104ec53eSYann Gautier * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 735527fb4SYann Gautier #ifndef STM32MP2_DEF_H 835527fb4SYann Gautier #define STM32MP2_DEF_H 935527fb4SYann Gautier 1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h> 1135527fb4SYann Gautier #ifndef __ASSEMBLER__ 1235527fb4SYann Gautier #include <drivers/st/bsec.h> 13db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h> 14*399cfdd4SNicolas Le Bayon #include <drivers/st/stm32mp2_risaf.h> 15db77f8bfSYann Gautier #endif 162ec3cec5SNicolas Le Bayon #if STM32MP21 172ec3cec5SNicolas Le Bayon #include <drivers/st/stm32mp21_pwr.h> 18088238adSNicolas Le Bayon #include <drivers/st/stm32mp21_rcc.h> 19088238adSNicolas Le Bayon #else /* STM32MP21 */ 20db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h> 21088238adSNicolas Le Bayon #include <drivers/st/stm32mp25_rcc.h> 222ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */ 23088238adSNicolas Le Bayon #if STM32MP21 24088238adSNicolas Le Bayon #include <dt-bindings/clock/st,stm32mp21-rcc.h> 25088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp21-clksrc.h> 26088238adSNicolas Le Bayon #include <dt-bindings/reset/st,stm32mp21-rcc.h> 27088238adSNicolas Le Bayon #endif /* STM32MP21 */ 28088238adSNicolas Le Bayon #if STM32MP23 2935527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h> 3035527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h> 3135527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h> 32088238adSNicolas Le Bayon #endif /* STM32MP23 */ 33088238adSNicolas Le Bayon #if STM32MP25 34088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clks.h> 35088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clksrc.h> 36088238adSNicolas Le Bayon #include <dt-bindings/reset/stm32mp25-resets.h> 37088238adSNicolas Le Bayon #endif /* STM32MP25 */ 38088238adSNicolas Le Bayon #include <dt-bindings/gpio/stm32-gpio.h> 39*399cfdd4SNicolas Le Bayon #include <dt-bindings/soc/rif.h> 4035527fb4SYann Gautier 4135527fb4SYann Gautier #ifndef __ASSEMBLER__ 4235527fb4SYann Gautier #include <boot_api.h> 433007c728SYann Gautier #include <stm32mp2_private.h> 4435527fb4SYann Gautier #include <stm32mp_common.h> 4535527fb4SYann Gautier #include <stm32mp_dt.h> 4635527fb4SYann Gautier #include <stm32mp_shared_resources.h> 4735527fb4SYann Gautier #endif 4835527fb4SYann Gautier 4935527fb4SYann Gautier /******************************************************************************* 50381b2a6bSYann Gautier * CHIP ID 51381b2a6bSYann Gautier ******************************************************************************/ 52381b2a6bSYann Gautier #define STM32MP2_CHIP_ID U(0x505) 53381b2a6bSYann Gautier 54381b2a6bSYann Gautier #define STM32MP251A_PART_NB U(0x400B3E6D) 55381b2a6bSYann Gautier #define STM32MP251C_PART_NB U(0x000B306D) 56381b2a6bSYann Gautier #define STM32MP251D_PART_NB U(0xC00B3E6D) 57381b2a6bSYann Gautier #define STM32MP251F_PART_NB U(0x800B306D) 58381b2a6bSYann Gautier #define STM32MP253A_PART_NB U(0x400B3E0C) 59381b2a6bSYann Gautier #define STM32MP253C_PART_NB U(0x000B300C) 60381b2a6bSYann Gautier #define STM32MP253D_PART_NB U(0xC00B3E0C) 61381b2a6bSYann Gautier #define STM32MP253F_PART_NB U(0x800B300C) 62381b2a6bSYann Gautier #define STM32MP255A_PART_NB U(0x40082E00) 63381b2a6bSYann Gautier #define STM32MP255C_PART_NB U(0x00082000) 64381b2a6bSYann Gautier #define STM32MP255D_PART_NB U(0xC0082E00) 65381b2a6bSYann Gautier #define STM32MP255F_PART_NB U(0x80082000) 66381b2a6bSYann Gautier #define STM32MP257A_PART_NB U(0x40002E00) 67381b2a6bSYann Gautier #define STM32MP257C_PART_NB U(0x00002000) 68381b2a6bSYann Gautier #define STM32MP257D_PART_NB U(0xC0002E00) 69381b2a6bSYann Gautier #define STM32MP257F_PART_NB U(0x80002000) 70381b2a6bSYann Gautier 71381b2a6bSYann Gautier #define STM32MP2_REV_A U(0x08) 72381b2a6bSYann Gautier #define STM32MP2_REV_B U(0x10) 73381b2a6bSYann Gautier #define STM32MP2_REV_X U(0x12) 74381b2a6bSYann Gautier #define STM32MP2_REV_Y U(0x11) 75381b2a6bSYann Gautier #define STM32MP2_REV_Z U(0x09) 76381b2a6bSYann Gautier 77381b2a6bSYann Gautier /******************************************************************************* 78381b2a6bSYann Gautier * PACKAGE ID 79381b2a6bSYann Gautier ******************************************************************************/ 80381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM U(0) 81381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361 U(1) 82381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424 U(3) 83381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436 U(5) 84381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN U(7) 85381b2a6bSYann Gautier 86381b2a6bSYann Gautier /******************************************************************************* 8735527fb4SYann Gautier * STM32MP2 memory map related constants 8835527fb4SYann Gautier ******************************************************************************/ 8935527fb4SYann Gautier #define STM32MP_SYSRAM_BASE U(0x0E000000) 9035527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 91ae84525fSMaxime Méré #define SRAM1_BASE U(0x0E040000) 92ae84525fSMaxime Méré #define SRAM1_SIZE_FOR_TFA U(0x00010000) 9352f530d3SMaxime Méré #define RETRAM_BASE U(0x0E080000) 9452f530d3SMaxime Méré #define RETRAM_SIZE U(0x00020000) 9552f530d3SMaxime Méré 9635527fb4SYann Gautier /* DDR configuration */ 9735527fb4SYann Gautier #define STM32MP_DDR_BASE U(0x80000000) 9835527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE UL(0x100000000) /* Max 4GB */ 9935527fb4SYann Gautier 10035527fb4SYann Gautier /* DDR power initializations */ 10135527fb4SYann Gautier #ifndef __ASSEMBLER__ 10235527fb4SYann Gautier enum ddr_type { 10335527fb4SYann Gautier STM32MP_DDR3, 10435527fb4SYann Gautier STM32MP_DDR4, 10535527fb4SYann Gautier STM32MP_LPDDR4 10635527fb4SYann Gautier }; 10735527fb4SYann Gautier #endif 10835527fb4SYann Gautier 109e5839ed7SYann Gautier /* Section used inside TF binaries */ 110e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 111db77f8bfSYann Gautier /* 512 Bytes reserved for header */ 112e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000200) 113db77f8bfSYann Gautier #define STM32MP_HEADER_BASE (STM32MP_SYSRAM_BASE + \ 114e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE) 115e5839ed7SYann Gautier 116e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 117e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 118e5839ed7SYann Gautier 119db77f8bfSYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 120e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 121e5839ed7SYann Gautier STM32MP_HEADER_SIZE) 122e5839ed7SYann Gautier 123db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 124e5839ed7SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 125e5839ed7SYann Gautier STM32MP_HEADER_SIZE)) 126e5839ed7SYann Gautier 127db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE U(0x00020000) /* 128 KB */ 128db77f8bfSYann Gautier #define STM32MP_BL2_SIZE U(0x00029000) /* 164 KB for BL2 */ 12935527fb4SYann Gautier 13064e5a6dfSMaxime Méré /* Allocate remaining sysram to BL31 Binary only */ 131104ec53eSYann Gautier #define STM32MP_BL31_SIZE (STM32MP_SYSRAM_SIZE - \ 13203020b66SYann Gautier STM32MP_BL2_SIZE) 13303020b66SYann Gautier 134db77f8bfSYann Gautier #define STM32MP_BL2_BASE (STM32MP_SYSRAM_BASE + \ 135db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 13635527fb4SYann Gautier STM32MP_BL2_SIZE) 13735527fb4SYann Gautier 138db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE STM32MP_BL2_BASE 139db77f8bfSYann Gautier 140db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE (STM32MP_BL2_RO_BASE + \ 141db77f8bfSYann Gautier STM32MP_BL2_RO_SIZE) 142db77f8bfSYann Gautier 143db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE (STM32MP_SYSRAM_BASE + \ 144db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 145db77f8bfSYann Gautier STM32MP_BL2_RW_BASE) 146db77f8bfSYann Gautier 14735527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */ 14835527fb4SYann Gautier #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 14935527fb4SYann Gautier 15035527fb4SYann Gautier /* 15135527fb4SYann Gautier * MAX_MMAP_REGIONS is usually: 15235527fb4SYann Gautier * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup 15335527fb4SYann Gautier */ 15427dd11dbSMaxime Méré #if defined(IMAGE_BL31) 15527dd11dbSMaxime Méré #define MAX_MMAP_REGIONS 7 15627dd11dbSMaxime Méré #else 15735527fb4SYann Gautier #define MAX_MMAP_REGIONS 6 15827dd11dbSMaxime Méré #endif 15935527fb4SYann Gautier 160e5839ed7SYann Gautier /* DTB initialization value */ 161db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE U(0x00006000) /* 24 KB for DTB */ 162e5839ed7SYann Gautier 163e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE (STM32MP_BL2_BASE - \ 164e5839ed7SYann Gautier STM32MP_BL2_DTB_SIZE) 165e5839ed7SYann Gautier 166db77f8bfSYann Gautier #if defined(IMAGE_BL2) 167db77f8bfSYann Gautier #define STM32MP_DTB_SIZE STM32MP_BL2_DTB_SIZE 168db77f8bfSYann Gautier #define STM32MP_DTB_BASE STM32MP_BL2_DTB_BASE 169db77f8bfSYann Gautier #endif 170db77f8bfSYann Gautier 171ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 172ae84525fSMaxime Méré #define STM32MP_DDR_FW_BASE SRAM1_BASE 17379629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_DMEM_OFFSET U(0x400) 17479629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_IMEM_OFFSET U(0x800) 175ae84525fSMaxime Méré #define STM32MP_DDR_FW_MAX_SIZE U(0x8800) 176ae84525fSMaxime Méré #endif 177ae84525fSMaxime Méré 1785af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE PAGE_SIZE 1795af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE STM32MP_SYSRAM_BASE 1805af9369cSYann Gautier 18135527fb4SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x04000000)) 18235527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1835af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE (STM32MP_BL33_BASE + \ 1845af9369cSYann Gautier STM32MP_BL33_MAX_SIZE) 1855af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE U(0x40000) 18627dd11dbSMaxime Méré #define STM32MP_SOC_FW_CONFIG_MAX_SIZE U(0x10000) /* 64kB for BL31 DT */ 18735527fb4SYann Gautier 18835527fb4SYann Gautier /******************************************************************************* 189db77f8bfSYann Gautier * STM32MP2 device/io map related constants (used for MMU) 190db77f8bfSYann Gautier ******************************************************************************/ 191db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE U(0x40000000) 192db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE U(0x40000000) 193db77f8bfSYann Gautier 194db77f8bfSYann Gautier /******************************************************************************* 19535527fb4SYann Gautier * STM32MP2 RCC 19635527fb4SYann Gautier ******************************************************************************/ 19735527fb4SYann Gautier #define RCC_BASE U(0x44200000) 19835527fb4SYann Gautier 19935527fb4SYann Gautier /******************************************************************************* 20035527fb4SYann Gautier * STM32MP2 PWR 20135527fb4SYann Gautier ******************************************************************************/ 20235527fb4SYann Gautier #define PWR_BASE U(0x44210000) 20335527fb4SYann Gautier 20435527fb4SYann Gautier /******************************************************************************* 20587a940e0SYann Gautier * STM32MP2 GPIO 20687a940e0SYann Gautier ******************************************************************************/ 20787a940e0SYann Gautier #define GPIOA_BASE U(0x44240000) 20887a940e0SYann Gautier #define GPIOB_BASE U(0x44250000) 20987a940e0SYann Gautier #define GPIOC_BASE U(0x44260000) 21087a940e0SYann Gautier #define GPIOD_BASE U(0x44270000) 21187a940e0SYann Gautier #define GPIOE_BASE U(0x44280000) 21287a940e0SYann Gautier #define GPIOF_BASE U(0x44290000) 21387a940e0SYann Gautier #define GPIOG_BASE U(0x442A0000) 21487a940e0SYann Gautier #define GPIOH_BASE U(0x442B0000) 21587a940e0SYann Gautier #define GPIOI_BASE U(0x442C0000) 21687a940e0SYann Gautier #define GPIOJ_BASE U(0x442D0000) 21787a940e0SYann Gautier #define GPIOK_BASE U(0x442E0000) 21887a940e0SYann Gautier #define GPIOZ_BASE U(0x46200000) 21987a940e0SYann Gautier #define GPIO_BANK_OFFSET U(0x10000) 22087a940e0SYann Gautier 22187a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT 16 22287a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 22387a940e0SYann Gautier 22487a940e0SYann Gautier /******************************************************************************* 22587a940e0SYann Gautier * STM32MP2 UART 22687a940e0SYann Gautier ******************************************************************************/ 22787a940e0SYann Gautier #define USART1_BASE U(0x40330000) 22887a940e0SYann Gautier #define USART2_BASE U(0x400E0000) 22987a940e0SYann Gautier #define USART3_BASE U(0x400F0000) 23087a940e0SYann Gautier #define UART4_BASE U(0x40100000) 23187a940e0SYann Gautier #define UART5_BASE U(0x40110000) 23287a940e0SYann Gautier #define USART6_BASE U(0x40220000) 23387a940e0SYann Gautier #define UART7_BASE U(0x40370000) 23487a940e0SYann Gautier #define UART8_BASE U(0x40380000) 23587a940e0SYann Gautier #define UART9_BASE U(0x402C0000) 23687a940e0SYann Gautier #define STM32MP_NB_OF_UART U(9) 23787a940e0SYann Gautier 23887a940e0SYann Gautier /* For UART crash console */ 23987a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 24087a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */ 241d59dd96dSBoerge Struempfel #ifdef ULTRA_FLY 242d59dd96dSBoerge Struempfel #define STM32MP_DEBUG_USART_BASE USART1_BASE 243d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 244d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 245d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 246d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_PORT 3 247d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_ALTERNATE 6 248d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 249d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 250d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN_REG RCC_USART1CFGR 251d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 252d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_REG RCC_USART1CFGR 253d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 254d59dd96dSBoerge Struempfel #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV19CFGR 255d59dd96dSBoerge Struempfel #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV19CFGR 256d59dd96dSBoerge Struempfel #else 25787a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE USART2_BASE 25887a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 25987a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 26087a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 26187a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT 4 26287a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 26387a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 26487a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 26587a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG RCC_USART2CFGR 26687a940e0SYann Gautier #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 26787a940e0SYann Gautier #define DEBUG_UART_RST_REG RCC_USART2CFGR 26887a940e0SYann Gautier #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 26987a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV8CFGR 27087a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV8CFGR 271d59dd96dSBoerge Struempfel #endif 27287a940e0SYann Gautier 27387a940e0SYann Gautier /******************************************************************************* 27435527fb4SYann Gautier * STM32MP2 SDMMC 27535527fb4SYann Gautier ******************************************************************************/ 27635527fb4SYann Gautier #define STM32MP_SDMMC1_BASE U(0x48220000) 27735527fb4SYann Gautier #define STM32MP_SDMMC2_BASE U(0x48230000) 27835527fb4SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48240000) 27935527fb4SYann Gautier 28035527fb4SYann Gautier /******************************************************************************* 281*399cfdd4SNicolas Le Bayon * STM32MP2 OSPI 282*399cfdd4SNicolas Le Bayon ******************************************************************************/ 283*399cfdd4SNicolas Le Bayon /* OSPI 1 & 2 memory map area */ 284*399cfdd4SNicolas Le Bayon #define STM32MP_OSPI_MM_BASE U(0x60000000) 285*399cfdd4SNicolas Le Bayon #define STM32MP_OSPI_MM_SIZE U(0x10000000) 286*399cfdd4SNicolas Le Bayon 287*399cfdd4SNicolas Le Bayon /******************************************************************************* 288197ac780SYann Gautier * STM32MP2 BSEC / OTP 289197ac780SYann Gautier ******************************************************************************/ 290197ac780SYann Gautier /* 291197ac780SYann Gautier * 367 available OTPs, the other are masked 292197ac780SYann Gautier * - ECIES key: 368 to 375 (only readable by bootrom) 293197ac780SYann Gautier * - HWKEY: 376 to 383 (never reloadable or readable) 294197ac780SYann Gautier */ 295197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID U(0x16F) 296197ac780SYann Gautier #define STM32MP2_MID_OTP_START U(0x80) 297197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START U(0x100) 298197ac780SYann Gautier 299197ac780SYann Gautier /* OTP labels */ 300197ac780SYann Gautier #define PART_NUMBER_OTP "part-number-otp" 301381b2a6bSYann Gautier #define REVISION_OTP "rev_otp" 302197ac780SYann Gautier #define PACKAGE_OTP "package-otp" 303197ac780SYann Gautier #define HCONF1_OTP "otp124" 304197ac780SYann Gautier #define NAND_OTP "otp16" 305197ac780SYann Gautier #define NAND2_OTP "otp20" 306197ac780SYann Gautier #define BOARD_ID_OTP "board-id" 307197ac780SYann Gautier #define UID_OTP "uid-otp" 308197ac780SYann Gautier #define LIFECYCLE2_OTP "otp18" 309197ac780SYann Gautier #define PKH_OTP "otp144" 310197ac780SYann Gautier #define ENCKEY_OTP "otp260" 311197ac780SYann Gautier 312197ac780SYann Gautier /* OTP mask */ 313197ac780SYann Gautier /* PACKAGE */ 314197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(2, 0) 315197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT U(0) 316197ac780SYann Gautier 317197ac780SYann Gautier /* IWDG OTP */ 318197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS U(0) 319197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS U(1) 320197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS U(2) 321197ac780SYann Gautier 322197ac780SYann Gautier /* NAND OTP */ 323197ac780SYann Gautier /* NAND parameter storage flag */ 324197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP BIT_32(31) 325197ac780SYann Gautier 326197ac780SYann Gautier /* NAND page size in bytes */ 327197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 328197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT U(29) 329197ac780SYann Gautier #define NAND_PAGE_SIZE_2K U(0) 330197ac780SYann Gautier #define NAND_PAGE_SIZE_4K U(1) 331197ac780SYann Gautier #define NAND_PAGE_SIZE_8K U(2) 332197ac780SYann Gautier 333197ac780SYann Gautier /* NAND block size in pages */ 334197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 335197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT U(27) 336197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES U(0) 337197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES U(1) 338197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES U(2) 339197ac780SYann Gautier 340197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */ 341197ac780SYann Gautier #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 342197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT U(19) 343197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT U(256) 344197ac780SYann Gautier 345197ac780SYann Gautier /* NAND bus width in bits */ 346197ac780SYann Gautier #define NAND_WIDTH_MASK BIT_32(18) 347197ac780SYann Gautier #define NAND_WIDTH_SHIFT U(18) 348197ac780SYann Gautier 349197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */ 350197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 351197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT U(15) 352197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET U(0) 353197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS U(1) 354197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS U(2) 355197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS U(3) 356197ac780SYann Gautier #define NAND_ECC_ON_DIE U(4) 357197ac780SYann Gautier 358197ac780SYann Gautier /* NAND number of planes */ 359197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK BIT_32(14) 360197ac780SYann Gautier 361197ac780SYann Gautier /* NAND2 OTP */ 362197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT U(16) 363197ac780SYann Gautier 364197ac780SYann Gautier /* NAND2 config distribution */ 365197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB BIT_32(0) 366197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1 U(0) 367197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2 U(1) 368197ac780SYann Gautier 369197ac780SYann Gautier /* MONOTONIC OTP */ 370197ac780SYann Gautier #define MAX_MONOTONIC_VALUE U(32) 371197ac780SYann Gautier 372197ac780SYann Gautier /* UID OTP */ 373197ac780SYann Gautier #define UID_WORD_NB U(3) 374197ac780SYann Gautier 375197ac780SYann Gautier /* Lifecycle OTP */ 376197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE GENMASK_32(3, 0) 377197ac780SYann Gautier 378197ac780SYann Gautier /******************************************************************************* 37935527fb4SYann Gautier * STM32MP2 TAMP 38035527fb4SYann Gautier ******************************************************************************/ 38135527fb4SYann Gautier #define PLAT_MAX_TAMP_INT U(5) 38235527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT U(3) 38335527fb4SYann Gautier #define TAMP_BASE U(0x46010000) 38435527fb4SYann Gautier #define TAMP_SMCR (TAMP_BASE + U(0x20)) 38535527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 38635527fb4SYann Gautier #define TAMP_BKP_REG_CLK CK_BUS_RTC 38735527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER U(10) 38835527fb4SYann Gautier #define TAMP_COUNTR U(0x40) 38935527fb4SYann Gautier 39035527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 39135527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx) 39235527fb4SYann Gautier { 39335527fb4SYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 39435527fb4SYann Gautier } 39535527fb4SYann Gautier #endif 39635527fb4SYann Gautier 39735527fb4SYann Gautier /******************************************************************************* 39835527fb4SYann Gautier * STM32MP2 DDRCTRL 39935527fb4SYann Gautier ******************************************************************************/ 40035527fb4SYann Gautier #define DDRCTRL_BASE U(0x48040000) 40135527fb4SYann Gautier 40235527fb4SYann Gautier /******************************************************************************* 40335527fb4SYann Gautier * STM32MP2 DDRDBG 40435527fb4SYann Gautier ******************************************************************************/ 40535527fb4SYann Gautier #define DDRDBG_BASE U(0x48050000) 40635527fb4SYann Gautier 40735527fb4SYann Gautier /******************************************************************************* 40835527fb4SYann Gautier * STM32MP2 DDRPHYC 40935527fb4SYann Gautier ******************************************************************************/ 41035527fb4SYann Gautier #define DDRPHYC_BASE U(0x48C00000) 41135527fb4SYann Gautier 41235527fb4SYann Gautier /******************************************************************************* 413f53f260fSGatien Chevallier * Miscellaneous STM32MP2 peripherals base address 41435527fb4SYann Gautier ******************************************************************************/ 41535527fb4SYann Gautier #define BSEC_BASE U(0x44000000) 41635527fb4SYann Gautier #define DBGMCU_BASE U(0x4A010000) 41735527fb4SYann Gautier #define HASH_BASE U(0x42010000) 41835527fb4SYann Gautier #define RTC_BASE U(0x46000000) 41935527fb4SYann Gautier #define STGEN_BASE U(0x48080000) 42035527fb4SYann Gautier #define SYSCFG_BASE U(0x44230000) 42135527fb4SYann Gautier 42235527fb4SYann Gautier /******************************************************************************* 423ae84525fSMaxime Méré * STM32MP RIF 424ae84525fSMaxime Méré ******************************************************************************/ 425*399cfdd4SNicolas Le Bayon #define RISAB1_BASE U(0x420F0000) 426*399cfdd4SNicolas Le Bayon #define RISAB2_BASE U(0x42100000) 427ae84525fSMaxime Méré #define RISAB3_BASE U(0x42110000) 42852f530d3SMaxime Méré #define RISAB5_BASE U(0x42130000) 429ae84525fSMaxime Méré 430*399cfdd4SNicolas Le Bayon #define RISAF1_INST 0 431*399cfdd4SNicolas Le Bayon #define RISAF2_INST 1 432*399cfdd4SNicolas Le Bayon #define RISAF4_INST 3 433*399cfdd4SNicolas Le Bayon #define RISAF5_INST 4 434*399cfdd4SNicolas Le Bayon #define RISAF_MAX_INSTANCE 5 435*399cfdd4SNicolas Le Bayon 436*399cfdd4SNicolas Le Bayon #define RISAF1_BASE U(0x420A0000) 437*399cfdd4SNicolas Le Bayon #define RISAF2_BASE U(0x420B0000) 438*399cfdd4SNicolas Le Bayon #define RISAF4_BASE U(0x420D0000) 439*399cfdd4SNicolas Le Bayon #define RISAF5_BASE U(0x420E0000) 440*399cfdd4SNicolas Le Bayon 441*399cfdd4SNicolas Le Bayon #define USE_RISAF2 442*399cfdd4SNicolas Le Bayon #define USE_RISAF4 443*399cfdd4SNicolas Le Bayon 444*399cfdd4SNicolas Le Bayon #ifdef USE_RISAF1 445*399cfdd4SNicolas Le Bayon #define RISAF1_MAX_REGION 4 446*399cfdd4SNicolas Le Bayon #else 447*399cfdd4SNicolas Le Bayon #define RISAF1_MAX_REGION 0 448*399cfdd4SNicolas Le Bayon #endif 449*399cfdd4SNicolas Le Bayon #ifdef USE_RISAF2 450*399cfdd4SNicolas Le Bayon #define RISAF2_MAX_REGION 4 451*399cfdd4SNicolas Le Bayon #else 452*399cfdd4SNicolas Le Bayon #define RISAF2_MAX_REGION 0 453*399cfdd4SNicolas Le Bayon #endif 454*399cfdd4SNicolas Le Bayon #ifdef USE_RISAF4 455*399cfdd4SNicolas Le Bayon /* Consider only encrypted region maximum number, to save memory consumption */ 456*399cfdd4SNicolas Le Bayon #define RISAF4_MAX_REGION 4 457*399cfdd4SNicolas Le Bayon #else 458*399cfdd4SNicolas Le Bayon #define RISAF4_MAX_REGION 0 459*399cfdd4SNicolas Le Bayon #endif 460*399cfdd4SNicolas Le Bayon #ifdef USE_RISAF5 461*399cfdd4SNicolas Le Bayon #define RISAF5_MAX_REGION 2 462*399cfdd4SNicolas Le Bayon #else 463*399cfdd4SNicolas Le Bayon #define RISAF5_MAX_REGION 0 464*399cfdd4SNicolas Le Bayon #endif 465*399cfdd4SNicolas Le Bayon #define RISAF_MAX_REGION (RISAF1_MAX_REGION + RISAF2_MAX_REGION + \ 466*399cfdd4SNicolas Le Bayon RISAF4_MAX_REGION + RISAF5_MAX_REGION) 467*399cfdd4SNicolas Le Bayon 468*399cfdd4SNicolas Le Bayon #define RISAF_KEY_SIZE_IN_BYTES RISAF_ENCRYPTION_KEY_SIZE_IN_BYTES 469*399cfdd4SNicolas Le Bayon #define RISAF_SEED_SIZE_IN_BYTES U(4) 470*399cfdd4SNicolas Le Bayon 471ae84525fSMaxime Méré /******************************************************************************* 472615f31feSGabriel Fernandez * STM32MP CA35SSC 473615f31feSGabriel Fernandez ******************************************************************************/ 474615f31feSGabriel Fernandez #define A35SSC_BASE U(0x48800000) 475615f31feSGabriel Fernandez 476615f31feSGabriel Fernandez /******************************************************************************* 47735527fb4SYann Gautier * REGULATORS 47835527fb4SYann Gautier ******************************************************************************/ 47935527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 48035527fb4SYann Gautier #define PLAT_NB_RDEVS U(19) 48135527fb4SYann Gautier /* 2 FIXED */ 48235527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS U(2) 48335527fb4SYann Gautier /* No GPIO regu */ 48435527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS U(0) 48535527fb4SYann Gautier 48635527fb4SYann Gautier /******************************************************************************* 48735527fb4SYann Gautier * Device Tree defines 48835527fb4SYann Gautier ******************************************************************************/ 48935527fb4SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp25-bsec" 49035527fb4SYann Gautier #define DT_DDR_COMPAT "st,stm32mp2-ddr" 49135527fb4SYann Gautier #define DT_PWR_COMPAT "st,stm32mp25-pwr" 492088238adSNicolas Le Bayon #if STM32MP21 493088238adSNicolas Le Bayon #define DT_RCC_CLK_COMPAT "st,stm32mp21-rcc" 494088238adSNicolas Le Bayon #else 49535527fb4SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp25-rcc" 496088238adSNicolas Le Bayon #endif 497db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32mp25-sdmmc2" 49835527fb4SYann Gautier #define DT_UART_COMPAT "st,stm32h7-uart" 49935527fb4SYann Gautier 50035527fb4SYann Gautier #endif /* STM32MP2_DEF_H */ 501