xref: /rk3399_ARM-atf/plat/st/stm32mp2/stm32mp2_def.h (revision 3007c72844c72e0911721e499dbab37b3eca1cdc)
135527fb4SYann Gautier /*
2*3007c728SYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
735527fb4SYann Gautier #ifndef STM32MP2_DEF_H
835527fb4SYann Gautier #define STM32MP2_DEF_H
935527fb4SYann Gautier 
1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h>
1135527fb4SYann Gautier #ifndef __ASSEMBLER__
1235527fb4SYann Gautier #include <drivers/st/bsec.h>
1335527fb4SYann Gautier #endif
1487a940e0SYann Gautier #include <drivers/st/stm32mp25_rcc.h>
1535527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h>
1635527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h>
1735527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h>
1835527fb4SYann Gautier 
1935527fb4SYann Gautier #ifndef __ASSEMBLER__
2035527fb4SYann Gautier #include <boot_api.h>
21*3007c728SYann Gautier #include <stm32mp2_private.h>
2235527fb4SYann Gautier #include <stm32mp_common.h>
2335527fb4SYann Gautier #include <stm32mp_dt.h>
2435527fb4SYann Gautier #include <stm32mp_shared_resources.h>
2535527fb4SYann Gautier #endif
2635527fb4SYann Gautier 
2735527fb4SYann Gautier /*******************************************************************************
2835527fb4SYann Gautier  * STM32MP2 memory map related constants
2935527fb4SYann Gautier  ******************************************************************************/
3035527fb4SYann Gautier #define STM32MP_SYSRAM_BASE			U(0x0E000000)
3135527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE			U(0x00040000)
3235527fb4SYann Gautier 
3335527fb4SYann Gautier #define STM32MP_SEC_SYSRAM_BASE			STM32MP_SYSRAM_BASE
3435527fb4SYann Gautier #define STM32MP_SEC_SYSRAM_SIZE			STM32MP_SYSRAM_SIZE
3535527fb4SYann Gautier 
3635527fb4SYann Gautier /* DDR configuration */
3735527fb4SYann Gautier #define STM32MP_DDR_BASE			U(0x80000000)
3835527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE			UL(0x100000000)	/* Max 4GB */
3935527fb4SYann Gautier 
4035527fb4SYann Gautier /* DDR power initializations */
4135527fb4SYann Gautier #ifndef __ASSEMBLER__
4235527fb4SYann Gautier enum ddr_type {
4335527fb4SYann Gautier 	STM32MP_DDR3,
4435527fb4SYann Gautier 	STM32MP_DDR4,
4535527fb4SYann Gautier 	STM32MP_LPDDR4
4635527fb4SYann Gautier };
4735527fb4SYann Gautier #endif
4835527fb4SYann Gautier 
49e5839ed7SYann Gautier /* Section used inside TF binaries */
50e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE			U(0x00002400) /* 9 KB for param */
51e5839ed7SYann Gautier /* 512 Octets reserved for header */
52e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE			U(0x00000200)
53e5839ed7SYann Gautier #define STM32MP_HEADER_BASE			(STM32MP_SEC_SYSRAM_BASE +	\
54e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE)
55e5839ed7SYann Gautier 
56e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */
57e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE		U(0x3000)
58e5839ed7SYann Gautier 
59e5839ed7SYann Gautier #define STM32MP_BINARY_BASE			(STM32MP_SEC_SYSRAM_BASE +	\
60e5839ed7SYann Gautier 						 STM32MP_PARAM_LOAD_SIZE +	\
61e5839ed7SYann Gautier 						 STM32MP_HEADER_SIZE)
62e5839ed7SYann Gautier 
63e5839ed7SYann Gautier #define STM32MP_BINARY_SIZE			(STM32MP_SEC_SYSRAM_SIZE -	\
64e5839ed7SYann Gautier 						 (STM32MP_PARAM_LOAD_SIZE +	\
65e5839ed7SYann Gautier 						  STM32MP_HEADER_SIZE))
66e5839ed7SYann Gautier 
6735527fb4SYann Gautier #define STM32MP_BL2_SIZE			U(0x0002A000) /* 168 KB for BL2 */
6835527fb4SYann Gautier 
6935527fb4SYann Gautier #define STM32MP_BL2_BASE			(STM32MP_SEC_SYSRAM_BASE + \
7035527fb4SYann Gautier 						 STM32MP_SEC_SYSRAM_SIZE - \
7135527fb4SYann Gautier 						 STM32MP_BL2_SIZE)
7235527fb4SYann Gautier 
7335527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */
7435527fb4SYann Gautier #define MAX_XLAT_TABLES				U(4)	/* 16 KB for mapping */
7535527fb4SYann Gautier 
7635527fb4SYann Gautier /*
7735527fb4SYann Gautier  * MAX_MMAP_REGIONS is usually:
7835527fb4SYann Gautier  * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup
7935527fb4SYann Gautier  */
8035527fb4SYann Gautier #define MAX_MMAP_REGIONS			6
8135527fb4SYann Gautier 
82e5839ed7SYann Gautier /* DTB initialization value */
83e5839ed7SYann Gautier #define STM32MP_BL2_DTB_SIZE			U(0x00005000) /* 20 KB for DTB */
84e5839ed7SYann Gautier 
85e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE			(STM32MP_BL2_BASE - \
86e5839ed7SYann Gautier 						 STM32MP_BL2_DTB_SIZE)
87e5839ed7SYann Gautier 
8835527fb4SYann Gautier #define STM32MP_BL33_BASE			(STM32MP_DDR_BASE + U(0x04000000))
8935527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE			U(0x400000)
9035527fb4SYann Gautier 
9135527fb4SYann Gautier /*******************************************************************************
9235527fb4SYann Gautier  * STM32MP2 RCC
9335527fb4SYann Gautier  ******************************************************************************/
9435527fb4SYann Gautier #define RCC_BASE				U(0x44200000)
9535527fb4SYann Gautier 
9635527fb4SYann Gautier /*******************************************************************************
9735527fb4SYann Gautier  * STM32MP2 PWR
9835527fb4SYann Gautier  ******************************************************************************/
9935527fb4SYann Gautier #define PWR_BASE				U(0x44210000)
10035527fb4SYann Gautier 
10135527fb4SYann Gautier /*******************************************************************************
10287a940e0SYann Gautier  * STM32MP2 GPIO
10387a940e0SYann Gautier  ******************************************************************************/
10487a940e0SYann Gautier #define GPIOA_BASE				U(0x44240000)
10587a940e0SYann Gautier #define GPIOB_BASE				U(0x44250000)
10687a940e0SYann Gautier #define GPIOC_BASE				U(0x44260000)
10787a940e0SYann Gautier #define GPIOD_BASE				U(0x44270000)
10887a940e0SYann Gautier #define GPIOE_BASE				U(0x44280000)
10987a940e0SYann Gautier #define GPIOF_BASE				U(0x44290000)
11087a940e0SYann Gautier #define GPIOG_BASE				U(0x442A0000)
11187a940e0SYann Gautier #define GPIOH_BASE				U(0x442B0000)
11287a940e0SYann Gautier #define GPIOI_BASE				U(0x442C0000)
11387a940e0SYann Gautier #define GPIOJ_BASE				U(0x442D0000)
11487a940e0SYann Gautier #define GPIOK_BASE				U(0x442E0000)
11587a940e0SYann Gautier #define GPIOZ_BASE				U(0x46200000)
11687a940e0SYann Gautier #define GPIO_BANK_OFFSET			U(0x10000)
11787a940e0SYann Gautier 
11887a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT		16
11987a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT		8
12087a940e0SYann Gautier 
12187a940e0SYann Gautier /*******************************************************************************
12287a940e0SYann Gautier  * STM32MP2 UART
12387a940e0SYann Gautier  ******************************************************************************/
12487a940e0SYann Gautier #define USART1_BASE				U(0x40330000)
12587a940e0SYann Gautier #define USART2_BASE				U(0x400E0000)
12687a940e0SYann Gautier #define USART3_BASE				U(0x400F0000)
12787a940e0SYann Gautier #define UART4_BASE				U(0x40100000)
12887a940e0SYann Gautier #define UART5_BASE				U(0x40110000)
12987a940e0SYann Gautier #define USART6_BASE				U(0x40220000)
13087a940e0SYann Gautier #define UART7_BASE				U(0x40370000)
13187a940e0SYann Gautier #define UART8_BASE				U(0x40380000)
13287a940e0SYann Gautier #define UART9_BASE				U(0x402C0000)
13387a940e0SYann Gautier #define STM32MP_NB_OF_UART			U(9)
13487a940e0SYann Gautier 
13587a940e0SYann Gautier /* For UART crash console */
13687a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ		64000000
13787a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */
13887a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE		USART2_BASE
13987a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS		GPIOA_BASE
14087a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG		RCC_GPIOACFGR
14187a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN		RCC_GPIOxCFGR_GPIOxEN
14287a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT			4
14387a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE		6
14487a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG		RCC_XBAR8CFGR
14587a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC			XBAR_SRC_HSI
14687a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG			RCC_USART2CFGR
14787a940e0SYann Gautier #define DEBUG_UART_TX_EN			RCC_UARTxCFGR_UARTxEN
14887a940e0SYann Gautier #define DEBUG_UART_RST_REG			RCC_USART2CFGR
14987a940e0SYann Gautier #define DEBUG_UART_RST_BIT			RCC_UARTxCFGR_UARTxRST
15087a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR			RCC_PREDIV8CFGR
15187a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR			RCC_FINDIV8CFGR
15287a940e0SYann Gautier 
15387a940e0SYann Gautier /*******************************************************************************
15435527fb4SYann Gautier  * STM32MP2 SDMMC
15535527fb4SYann Gautier  ******************************************************************************/
15635527fb4SYann Gautier #define STM32MP_SDMMC1_BASE			U(0x48220000)
15735527fb4SYann Gautier #define STM32MP_SDMMC2_BASE			U(0x48230000)
15835527fb4SYann Gautier #define STM32MP_SDMMC3_BASE			U(0x48240000)
15935527fb4SYann Gautier 
16035527fb4SYann Gautier /*******************************************************************************
16135527fb4SYann Gautier  * STM32MP2 TAMP
16235527fb4SYann Gautier  ******************************************************************************/
16335527fb4SYann Gautier #define PLAT_MAX_TAMP_INT			U(5)
16435527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT			U(3)
16535527fb4SYann Gautier #define TAMP_BASE				U(0x46010000)
16635527fb4SYann Gautier #define TAMP_SMCR				(TAMP_BASE + U(0x20))
16735527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE			(TAMP_BASE + U(0x100))
16835527fb4SYann Gautier #define TAMP_BKP_REG_CLK			CK_BUS_RTC
16935527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER			U(10)
17035527fb4SYann Gautier #define TAMP_COUNTR				U(0x40)
17135527fb4SYann Gautier 
17235527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__))
17335527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx)
17435527fb4SYann Gautier {
17535527fb4SYann Gautier 	return TAMP_BKP_REGISTER_BASE + (idx << 2);
17635527fb4SYann Gautier }
17735527fb4SYann Gautier #endif
17835527fb4SYann Gautier 
17935527fb4SYann Gautier /*******************************************************************************
18035527fb4SYann Gautier  * STM32MP2 DDRCTRL
18135527fb4SYann Gautier  ******************************************************************************/
18235527fb4SYann Gautier #define DDRCTRL_BASE				U(0x48040000)
18335527fb4SYann Gautier 
18435527fb4SYann Gautier /*******************************************************************************
18535527fb4SYann Gautier  * STM32MP2 DDRDBG
18635527fb4SYann Gautier  ******************************************************************************/
18735527fb4SYann Gautier #define DDRDBG_BASE				U(0x48050000)
18835527fb4SYann Gautier 
18935527fb4SYann Gautier /*******************************************************************************
19035527fb4SYann Gautier  * STM32MP2 DDRPHYC
19135527fb4SYann Gautier  ******************************************************************************/
19235527fb4SYann Gautier #define DDRPHYC_BASE				U(0x48C00000)
19335527fb4SYann Gautier 
19435527fb4SYann Gautier /*******************************************************************************
19535527fb4SYann Gautier  * Miscellaneous STM32MP1 peripherals base address
19635527fb4SYann Gautier  ******************************************************************************/
19735527fb4SYann Gautier #define BSEC_BASE				U(0x44000000)
19835527fb4SYann Gautier #define DBGMCU_BASE				U(0x4A010000)
19935527fb4SYann Gautier #define HASH_BASE				U(0x42010000)
20035527fb4SYann Gautier #define RTC_BASE				U(0x46000000)
20135527fb4SYann Gautier #define STGEN_BASE				U(0x48080000)
20235527fb4SYann Gautier #define SYSCFG_BASE				U(0x44230000)
20335527fb4SYann Gautier 
20435527fb4SYann Gautier /*******************************************************************************
20535527fb4SYann Gautier  * REGULATORS
20635527fb4SYann Gautier  ******************************************************************************/
20735527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */
20835527fb4SYann Gautier #define PLAT_NB_RDEVS				U(19)
20935527fb4SYann Gautier /* 2 FIXED */
21035527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS			U(2)
21135527fb4SYann Gautier /* No GPIO regu */
21235527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS			U(0)
21335527fb4SYann Gautier 
21435527fb4SYann Gautier /*******************************************************************************
21535527fb4SYann Gautier  * Device Tree defines
21635527fb4SYann Gautier  ******************************************************************************/
21735527fb4SYann Gautier #define DT_BSEC_COMPAT				"st,stm32mp25-bsec"
21835527fb4SYann Gautier #define DT_DDR_COMPAT				"st,stm32mp2-ddr"
21935527fb4SYann Gautier #define DT_PWR_COMPAT				"st,stm32mp25-pwr"
22035527fb4SYann Gautier #define DT_RCC_CLK_COMPAT			"st,stm32mp25-rcc"
22135527fb4SYann Gautier #define DT_UART_COMPAT				"st,stm32h7-uart"
22235527fb4SYann Gautier 
22335527fb4SYann Gautier #endif /* STM32MP2_DEF_H */
224