135527fb4SYann Gautier /* 2104ec53eSYann Gautier * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 735527fb4SYann Gautier #ifndef STM32MP2_DEF_H 835527fb4SYann Gautier #define STM32MP2_DEF_H 935527fb4SYann Gautier 1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h> 1135527fb4SYann Gautier #ifndef __ASSEMBLER__ 1235527fb4SYann Gautier #include <drivers/st/bsec.h> 13db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h> 14db77f8bfSYann Gautier #endif 152ec3cec5SNicolas Le Bayon #if STM32MP21 162ec3cec5SNicolas Le Bayon #include <drivers/st/stm32mp21_pwr.h> 17*088238adSNicolas Le Bayon #include <drivers/st/stm32mp21_rcc.h> 18*088238adSNicolas Le Bayon #else /* STM32MP21 */ 19db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h> 20*088238adSNicolas Le Bayon #include <drivers/st/stm32mp25_rcc.h> 212ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */ 22*088238adSNicolas Le Bayon #if STM32MP21 23*088238adSNicolas Le Bayon #include <dt-bindings/clock/st,stm32mp21-rcc.h> 24*088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp21-clksrc.h> 25*088238adSNicolas Le Bayon #include <dt-bindings/reset/st,stm32mp21-rcc.h> 26*088238adSNicolas Le Bayon #endif /* STM32MP21 */ 27*088238adSNicolas Le Bayon #if STM32MP23 2835527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h> 2935527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h> 3035527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h> 31*088238adSNicolas Le Bayon #endif /* STM32MP23 */ 32*088238adSNicolas Le Bayon #if STM32MP25 33*088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clks.h> 34*088238adSNicolas Le Bayon #include <dt-bindings/clock/stm32mp25-clksrc.h> 35*088238adSNicolas Le Bayon #include <dt-bindings/reset/stm32mp25-resets.h> 36*088238adSNicolas Le Bayon #endif /* STM32MP25 */ 37*088238adSNicolas Le Bayon #include <dt-bindings/gpio/stm32-gpio.h> 3835527fb4SYann Gautier 3935527fb4SYann Gautier #ifndef __ASSEMBLER__ 4035527fb4SYann Gautier #include <boot_api.h> 413007c728SYann Gautier #include <stm32mp2_private.h> 4235527fb4SYann Gautier #include <stm32mp_common.h> 4335527fb4SYann Gautier #include <stm32mp_dt.h> 4435527fb4SYann Gautier #include <stm32mp_shared_resources.h> 4535527fb4SYann Gautier #endif 4635527fb4SYann Gautier 4735527fb4SYann Gautier /******************************************************************************* 48381b2a6bSYann Gautier * CHIP ID 49381b2a6bSYann Gautier ******************************************************************************/ 50381b2a6bSYann Gautier #define STM32MP2_CHIP_ID U(0x505) 51381b2a6bSYann Gautier 52381b2a6bSYann Gautier #define STM32MP251A_PART_NB U(0x400B3E6D) 53381b2a6bSYann Gautier #define STM32MP251C_PART_NB U(0x000B306D) 54381b2a6bSYann Gautier #define STM32MP251D_PART_NB U(0xC00B3E6D) 55381b2a6bSYann Gautier #define STM32MP251F_PART_NB U(0x800B306D) 56381b2a6bSYann Gautier #define STM32MP253A_PART_NB U(0x400B3E0C) 57381b2a6bSYann Gautier #define STM32MP253C_PART_NB U(0x000B300C) 58381b2a6bSYann Gautier #define STM32MP253D_PART_NB U(0xC00B3E0C) 59381b2a6bSYann Gautier #define STM32MP253F_PART_NB U(0x800B300C) 60381b2a6bSYann Gautier #define STM32MP255A_PART_NB U(0x40082E00) 61381b2a6bSYann Gautier #define STM32MP255C_PART_NB U(0x00082000) 62381b2a6bSYann Gautier #define STM32MP255D_PART_NB U(0xC0082E00) 63381b2a6bSYann Gautier #define STM32MP255F_PART_NB U(0x80082000) 64381b2a6bSYann Gautier #define STM32MP257A_PART_NB U(0x40002E00) 65381b2a6bSYann Gautier #define STM32MP257C_PART_NB U(0x00002000) 66381b2a6bSYann Gautier #define STM32MP257D_PART_NB U(0xC0002E00) 67381b2a6bSYann Gautier #define STM32MP257F_PART_NB U(0x80002000) 68381b2a6bSYann Gautier 69381b2a6bSYann Gautier #define STM32MP2_REV_A U(0x08) 70381b2a6bSYann Gautier #define STM32MP2_REV_B U(0x10) 71381b2a6bSYann Gautier #define STM32MP2_REV_X U(0x12) 72381b2a6bSYann Gautier #define STM32MP2_REV_Y U(0x11) 73381b2a6bSYann Gautier #define STM32MP2_REV_Z U(0x09) 74381b2a6bSYann Gautier 75381b2a6bSYann Gautier /******************************************************************************* 76381b2a6bSYann Gautier * PACKAGE ID 77381b2a6bSYann Gautier ******************************************************************************/ 78381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM U(0) 79381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361 U(1) 80381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424 U(3) 81381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436 U(5) 82381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN U(7) 83381b2a6bSYann Gautier 84381b2a6bSYann Gautier /******************************************************************************* 8535527fb4SYann Gautier * STM32MP2 memory map related constants 8635527fb4SYann Gautier ******************************************************************************/ 8735527fb4SYann Gautier #define STM32MP_SYSRAM_BASE U(0x0E000000) 8835527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 89ae84525fSMaxime Méré #define SRAM1_BASE U(0x0E040000) 90ae84525fSMaxime Méré #define SRAM1_SIZE_FOR_TFA U(0x00010000) 9152f530d3SMaxime Méré #define RETRAM_BASE U(0x0E080000) 9252f530d3SMaxime Méré #define RETRAM_SIZE U(0x00020000) 9352f530d3SMaxime Méré 9435527fb4SYann Gautier /* DDR configuration */ 9535527fb4SYann Gautier #define STM32MP_DDR_BASE U(0x80000000) 9635527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE UL(0x100000000) /* Max 4GB */ 9735527fb4SYann Gautier 9835527fb4SYann Gautier /* DDR power initializations */ 9935527fb4SYann Gautier #ifndef __ASSEMBLER__ 10035527fb4SYann Gautier enum ddr_type { 10135527fb4SYann Gautier STM32MP_DDR3, 10235527fb4SYann Gautier STM32MP_DDR4, 10335527fb4SYann Gautier STM32MP_LPDDR4 10435527fb4SYann Gautier }; 10535527fb4SYann Gautier #endif 10635527fb4SYann Gautier 107e5839ed7SYann Gautier /* Section used inside TF binaries */ 108e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 109db77f8bfSYann Gautier /* 512 Bytes reserved for header */ 110e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000200) 111db77f8bfSYann Gautier #define STM32MP_HEADER_BASE (STM32MP_SYSRAM_BASE + \ 112e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE) 113e5839ed7SYann Gautier 114e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 115e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 116e5839ed7SYann Gautier 117db77f8bfSYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 118e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 119e5839ed7SYann Gautier STM32MP_HEADER_SIZE) 120e5839ed7SYann Gautier 121db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 122e5839ed7SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 123e5839ed7SYann Gautier STM32MP_HEADER_SIZE)) 124e5839ed7SYann Gautier 125db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE U(0x00020000) /* 128 KB */ 126db77f8bfSYann Gautier #define STM32MP_BL2_SIZE U(0x00029000) /* 164 KB for BL2 */ 12735527fb4SYann Gautier 12864e5a6dfSMaxime Méré /* Allocate remaining sysram to BL31 Binary only */ 129104ec53eSYann Gautier #define STM32MP_BL31_SIZE (STM32MP_SYSRAM_SIZE - \ 13003020b66SYann Gautier STM32MP_BL2_SIZE) 13103020b66SYann Gautier 132db77f8bfSYann Gautier #define STM32MP_BL2_BASE (STM32MP_SYSRAM_BASE + \ 133db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 13435527fb4SYann Gautier STM32MP_BL2_SIZE) 13535527fb4SYann Gautier 136db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE STM32MP_BL2_BASE 137db77f8bfSYann Gautier 138db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE (STM32MP_BL2_RO_BASE + \ 139db77f8bfSYann Gautier STM32MP_BL2_RO_SIZE) 140db77f8bfSYann Gautier 141db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE (STM32MP_SYSRAM_BASE + \ 142db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 143db77f8bfSYann Gautier STM32MP_BL2_RW_BASE) 144db77f8bfSYann Gautier 14535527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */ 14635527fb4SYann Gautier #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 14735527fb4SYann Gautier 14835527fb4SYann Gautier /* 14935527fb4SYann Gautier * MAX_MMAP_REGIONS is usually: 15035527fb4SYann Gautier * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup 15135527fb4SYann Gautier */ 15227dd11dbSMaxime Méré #if defined(IMAGE_BL31) 15327dd11dbSMaxime Méré #define MAX_MMAP_REGIONS 7 15427dd11dbSMaxime Méré #else 15535527fb4SYann Gautier #define MAX_MMAP_REGIONS 6 15627dd11dbSMaxime Méré #endif 15735527fb4SYann Gautier 158e5839ed7SYann Gautier /* DTB initialization value */ 159db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE U(0x00006000) /* 24 KB for DTB */ 160e5839ed7SYann Gautier 161e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE (STM32MP_BL2_BASE - \ 162e5839ed7SYann Gautier STM32MP_BL2_DTB_SIZE) 163e5839ed7SYann Gautier 164db77f8bfSYann Gautier #if defined(IMAGE_BL2) 165db77f8bfSYann Gautier #define STM32MP_DTB_SIZE STM32MP_BL2_DTB_SIZE 166db77f8bfSYann Gautier #define STM32MP_DTB_BASE STM32MP_BL2_DTB_BASE 167db77f8bfSYann Gautier #endif 168db77f8bfSYann Gautier 169ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 170ae84525fSMaxime Méré #define STM32MP_DDR_FW_BASE SRAM1_BASE 17179629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_DMEM_OFFSET U(0x400) 17279629b1aSNicolas Le Bayon #define STM32MP_DDR_FW_IMEM_OFFSET U(0x800) 173ae84525fSMaxime Méré #define STM32MP_DDR_FW_MAX_SIZE U(0x8800) 174ae84525fSMaxime Méré #endif 175ae84525fSMaxime Méré 1765af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE PAGE_SIZE 1775af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE STM32MP_SYSRAM_BASE 1785af9369cSYann Gautier 17935527fb4SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x04000000)) 18035527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1815af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE (STM32MP_BL33_BASE + \ 1825af9369cSYann Gautier STM32MP_BL33_MAX_SIZE) 1835af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE U(0x40000) 18427dd11dbSMaxime Méré #define STM32MP_SOC_FW_CONFIG_MAX_SIZE U(0x10000) /* 64kB for BL31 DT */ 18535527fb4SYann Gautier 18635527fb4SYann Gautier /******************************************************************************* 187db77f8bfSYann Gautier * STM32MP2 device/io map related constants (used for MMU) 188db77f8bfSYann Gautier ******************************************************************************/ 189db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE U(0x40000000) 190db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE U(0x40000000) 191db77f8bfSYann Gautier 192db77f8bfSYann Gautier /******************************************************************************* 19335527fb4SYann Gautier * STM32MP2 RCC 19435527fb4SYann Gautier ******************************************************************************/ 19535527fb4SYann Gautier #define RCC_BASE U(0x44200000) 19635527fb4SYann Gautier 19735527fb4SYann Gautier /******************************************************************************* 19835527fb4SYann Gautier * STM32MP2 PWR 19935527fb4SYann Gautier ******************************************************************************/ 20035527fb4SYann Gautier #define PWR_BASE U(0x44210000) 20135527fb4SYann Gautier 20235527fb4SYann Gautier /******************************************************************************* 20387a940e0SYann Gautier * STM32MP2 GPIO 20487a940e0SYann Gautier ******************************************************************************/ 20587a940e0SYann Gautier #define GPIOA_BASE U(0x44240000) 20687a940e0SYann Gautier #define GPIOB_BASE U(0x44250000) 20787a940e0SYann Gautier #define GPIOC_BASE U(0x44260000) 20887a940e0SYann Gautier #define GPIOD_BASE U(0x44270000) 20987a940e0SYann Gautier #define GPIOE_BASE U(0x44280000) 21087a940e0SYann Gautier #define GPIOF_BASE U(0x44290000) 21187a940e0SYann Gautier #define GPIOG_BASE U(0x442A0000) 21287a940e0SYann Gautier #define GPIOH_BASE U(0x442B0000) 21387a940e0SYann Gautier #define GPIOI_BASE U(0x442C0000) 21487a940e0SYann Gautier #define GPIOJ_BASE U(0x442D0000) 21587a940e0SYann Gautier #define GPIOK_BASE U(0x442E0000) 21687a940e0SYann Gautier #define GPIOZ_BASE U(0x46200000) 21787a940e0SYann Gautier #define GPIO_BANK_OFFSET U(0x10000) 21887a940e0SYann Gautier 21987a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT 16 22087a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 22187a940e0SYann Gautier 22287a940e0SYann Gautier /******************************************************************************* 22387a940e0SYann Gautier * STM32MP2 UART 22487a940e0SYann Gautier ******************************************************************************/ 22587a940e0SYann Gautier #define USART1_BASE U(0x40330000) 22687a940e0SYann Gautier #define USART2_BASE U(0x400E0000) 22787a940e0SYann Gautier #define USART3_BASE U(0x400F0000) 22887a940e0SYann Gautier #define UART4_BASE U(0x40100000) 22987a940e0SYann Gautier #define UART5_BASE U(0x40110000) 23087a940e0SYann Gautier #define USART6_BASE U(0x40220000) 23187a940e0SYann Gautier #define UART7_BASE U(0x40370000) 23287a940e0SYann Gautier #define UART8_BASE U(0x40380000) 23387a940e0SYann Gautier #define UART9_BASE U(0x402C0000) 23487a940e0SYann Gautier #define STM32MP_NB_OF_UART U(9) 23587a940e0SYann Gautier 23687a940e0SYann Gautier /* For UART crash console */ 23787a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 23887a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */ 239d59dd96dSBoerge Struempfel #ifdef ULTRA_FLY 240d59dd96dSBoerge Struempfel #define STM32MP_DEBUG_USART_BASE USART1_BASE 241d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 242d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 243d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 244d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_PORT 3 245d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_GPIO_ALTERNATE 6 246d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 247d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 248d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN_REG RCC_USART1CFGR 249d59dd96dSBoerge Struempfel #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 250d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_REG RCC_USART1CFGR 251d59dd96dSBoerge Struempfel #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 252d59dd96dSBoerge Struempfel #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV19CFGR 253d59dd96dSBoerge Struempfel #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV19CFGR 254d59dd96dSBoerge Struempfel #else 25587a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE USART2_BASE 25687a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 25787a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 25887a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 25987a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT 4 26087a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 26187a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 26287a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 26387a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG RCC_USART2CFGR 26487a940e0SYann Gautier #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 26587a940e0SYann Gautier #define DEBUG_UART_RST_REG RCC_USART2CFGR 26687a940e0SYann Gautier #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 26787a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV8CFGR 26887a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV8CFGR 269d59dd96dSBoerge Struempfel #endif 27087a940e0SYann Gautier 27187a940e0SYann Gautier /******************************************************************************* 27235527fb4SYann Gautier * STM32MP2 SDMMC 27335527fb4SYann Gautier ******************************************************************************/ 27435527fb4SYann Gautier #define STM32MP_SDMMC1_BASE U(0x48220000) 27535527fb4SYann Gautier #define STM32MP_SDMMC2_BASE U(0x48230000) 27635527fb4SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48240000) 27735527fb4SYann Gautier 27835527fb4SYann Gautier /******************************************************************************* 279197ac780SYann Gautier * STM32MP2 BSEC / OTP 280197ac780SYann Gautier ******************************************************************************/ 281197ac780SYann Gautier /* 282197ac780SYann Gautier * 367 available OTPs, the other are masked 283197ac780SYann Gautier * - ECIES key: 368 to 375 (only readable by bootrom) 284197ac780SYann Gautier * - HWKEY: 376 to 383 (never reloadable or readable) 285197ac780SYann Gautier */ 286197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID U(0x16F) 287197ac780SYann Gautier #define STM32MP2_MID_OTP_START U(0x80) 288197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START U(0x100) 289197ac780SYann Gautier 290197ac780SYann Gautier /* OTP labels */ 291197ac780SYann Gautier #define PART_NUMBER_OTP "part-number-otp" 292381b2a6bSYann Gautier #define REVISION_OTP "rev_otp" 293197ac780SYann Gautier #define PACKAGE_OTP "package-otp" 294197ac780SYann Gautier #define HCONF1_OTP "otp124" 295197ac780SYann Gautier #define NAND_OTP "otp16" 296197ac780SYann Gautier #define NAND2_OTP "otp20" 297197ac780SYann Gautier #define BOARD_ID_OTP "board-id" 298197ac780SYann Gautier #define UID_OTP "uid-otp" 299197ac780SYann Gautier #define LIFECYCLE2_OTP "otp18" 300197ac780SYann Gautier #define PKH_OTP "otp144" 301197ac780SYann Gautier #define ENCKEY_OTP "otp260" 302197ac780SYann Gautier 303197ac780SYann Gautier /* OTP mask */ 304197ac780SYann Gautier /* PACKAGE */ 305197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(2, 0) 306197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT U(0) 307197ac780SYann Gautier 308197ac780SYann Gautier /* IWDG OTP */ 309197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS U(0) 310197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS U(1) 311197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS U(2) 312197ac780SYann Gautier 313197ac780SYann Gautier /* NAND OTP */ 314197ac780SYann Gautier /* NAND parameter storage flag */ 315197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP BIT_32(31) 316197ac780SYann Gautier 317197ac780SYann Gautier /* NAND page size in bytes */ 318197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 319197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT U(29) 320197ac780SYann Gautier #define NAND_PAGE_SIZE_2K U(0) 321197ac780SYann Gautier #define NAND_PAGE_SIZE_4K U(1) 322197ac780SYann Gautier #define NAND_PAGE_SIZE_8K U(2) 323197ac780SYann Gautier 324197ac780SYann Gautier /* NAND block size in pages */ 325197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 326197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT U(27) 327197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES U(0) 328197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES U(1) 329197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES U(2) 330197ac780SYann Gautier 331197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */ 332197ac780SYann Gautier #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 333197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT U(19) 334197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT U(256) 335197ac780SYann Gautier 336197ac780SYann Gautier /* NAND bus width in bits */ 337197ac780SYann Gautier #define NAND_WIDTH_MASK BIT_32(18) 338197ac780SYann Gautier #define NAND_WIDTH_SHIFT U(18) 339197ac780SYann Gautier 340197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */ 341197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 342197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT U(15) 343197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET U(0) 344197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS U(1) 345197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS U(2) 346197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS U(3) 347197ac780SYann Gautier #define NAND_ECC_ON_DIE U(4) 348197ac780SYann Gautier 349197ac780SYann Gautier /* NAND number of planes */ 350197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK BIT_32(14) 351197ac780SYann Gautier 352197ac780SYann Gautier /* NAND2 OTP */ 353197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT U(16) 354197ac780SYann Gautier 355197ac780SYann Gautier /* NAND2 config distribution */ 356197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB BIT_32(0) 357197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1 U(0) 358197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2 U(1) 359197ac780SYann Gautier 360197ac780SYann Gautier /* MONOTONIC OTP */ 361197ac780SYann Gautier #define MAX_MONOTONIC_VALUE U(32) 362197ac780SYann Gautier 363197ac780SYann Gautier /* UID OTP */ 364197ac780SYann Gautier #define UID_WORD_NB U(3) 365197ac780SYann Gautier 366197ac780SYann Gautier /* Lifecycle OTP */ 367197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE GENMASK_32(3, 0) 368197ac780SYann Gautier 369197ac780SYann Gautier /******************************************************************************* 37035527fb4SYann Gautier * STM32MP2 TAMP 37135527fb4SYann Gautier ******************************************************************************/ 37235527fb4SYann Gautier #define PLAT_MAX_TAMP_INT U(5) 37335527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT U(3) 37435527fb4SYann Gautier #define TAMP_BASE U(0x46010000) 37535527fb4SYann Gautier #define TAMP_SMCR (TAMP_BASE + U(0x20)) 37635527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 37735527fb4SYann Gautier #define TAMP_BKP_REG_CLK CK_BUS_RTC 37835527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER U(10) 37935527fb4SYann Gautier #define TAMP_COUNTR U(0x40) 38035527fb4SYann Gautier 38135527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 38235527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx) 38335527fb4SYann Gautier { 38435527fb4SYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 38535527fb4SYann Gautier } 38635527fb4SYann Gautier #endif 38735527fb4SYann Gautier 38835527fb4SYann Gautier /******************************************************************************* 38935527fb4SYann Gautier * STM32MP2 DDRCTRL 39035527fb4SYann Gautier ******************************************************************************/ 39135527fb4SYann Gautier #define DDRCTRL_BASE U(0x48040000) 39235527fb4SYann Gautier 39335527fb4SYann Gautier /******************************************************************************* 39435527fb4SYann Gautier * STM32MP2 DDRDBG 39535527fb4SYann Gautier ******************************************************************************/ 39635527fb4SYann Gautier #define DDRDBG_BASE U(0x48050000) 39735527fb4SYann Gautier 39835527fb4SYann Gautier /******************************************************************************* 39935527fb4SYann Gautier * STM32MP2 DDRPHYC 40035527fb4SYann Gautier ******************************************************************************/ 40135527fb4SYann Gautier #define DDRPHYC_BASE U(0x48C00000) 40235527fb4SYann Gautier 40335527fb4SYann Gautier /******************************************************************************* 40435527fb4SYann Gautier * Miscellaneous STM32MP1 peripherals base address 40535527fb4SYann Gautier ******************************************************************************/ 40635527fb4SYann Gautier #define BSEC_BASE U(0x44000000) 40735527fb4SYann Gautier #define DBGMCU_BASE U(0x4A010000) 40835527fb4SYann Gautier #define HASH_BASE U(0x42010000) 40935527fb4SYann Gautier #define RTC_BASE U(0x46000000) 41035527fb4SYann Gautier #define STGEN_BASE U(0x48080000) 41135527fb4SYann Gautier #define SYSCFG_BASE U(0x44230000) 41235527fb4SYann Gautier 41335527fb4SYann Gautier /******************************************************************************* 414ae84525fSMaxime Méré * STM32MP RIF 415ae84525fSMaxime Méré ******************************************************************************/ 416ae84525fSMaxime Méré #define RISAB3_BASE U(0x42110000) 41752f530d3SMaxime Méré #define RISAB5_BASE U(0x42130000) 418ae84525fSMaxime Méré 419ae84525fSMaxime Méré /******************************************************************************* 420615f31feSGabriel Fernandez * STM32MP CA35SSC 421615f31feSGabriel Fernandez ******************************************************************************/ 422615f31feSGabriel Fernandez #define A35SSC_BASE U(0x48800000) 423615f31feSGabriel Fernandez 424615f31feSGabriel Fernandez /******************************************************************************* 42535527fb4SYann Gautier * REGULATORS 42635527fb4SYann Gautier ******************************************************************************/ 42735527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 42835527fb4SYann Gautier #define PLAT_NB_RDEVS U(19) 42935527fb4SYann Gautier /* 2 FIXED */ 43035527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS U(2) 43135527fb4SYann Gautier /* No GPIO regu */ 43235527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS U(0) 43335527fb4SYann Gautier 43435527fb4SYann Gautier /******************************************************************************* 43535527fb4SYann Gautier * Device Tree defines 43635527fb4SYann Gautier ******************************************************************************/ 43735527fb4SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp25-bsec" 43835527fb4SYann Gautier #define DT_DDR_COMPAT "st,stm32mp2-ddr" 43935527fb4SYann Gautier #define DT_PWR_COMPAT "st,stm32mp25-pwr" 440*088238adSNicolas Le Bayon #if STM32MP21 441*088238adSNicolas Le Bayon #define DT_RCC_CLK_COMPAT "st,stm32mp21-rcc" 442*088238adSNicolas Le Bayon #else 44335527fb4SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp25-rcc" 444*088238adSNicolas Le Bayon #endif 445db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32mp25-sdmmc2" 44635527fb4SYann Gautier #define DT_UART_COMPAT "st,stm32h7-uart" 44735527fb4SYann Gautier 44835527fb4SYann Gautier #endif /* STM32MP2_DEF_H */ 449