135527fb4SYann Gautier /* 23007c728SYann Gautier * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 735527fb4SYann Gautier #ifndef STM32MP2_DEF_H 835527fb4SYann Gautier #define STM32MP2_DEF_H 935527fb4SYann Gautier 1035527fb4SYann Gautier #include <common/tbbr/tbbr_img_def.h> 1135527fb4SYann Gautier #ifndef __ASSEMBLER__ 1235527fb4SYann Gautier #include <drivers/st/bsec.h> 1335527fb4SYann Gautier #endif 1487a940e0SYann Gautier #include <drivers/st/stm32mp25_rcc.h> 15db77f8bfSYann Gautier #ifndef __ASSEMBLER__ 16db77f8bfSYann Gautier #include <drivers/st/stm32mp2_clk.h> 17db77f8bfSYann Gautier #endif 18db77f8bfSYann Gautier #include <drivers/st/stm32mp2_pwr.h> 1935527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clks.h> 2035527fb4SYann Gautier #include <dt-bindings/clock/stm32mp25-clksrc.h> 21e04a9ef5SPascal Paillet #include <dt-bindings/gpio/stm32-gpio.h> 2235527fb4SYann Gautier #include <dt-bindings/reset/stm32mp25-resets.h> 2335527fb4SYann Gautier 2435527fb4SYann Gautier #ifndef __ASSEMBLER__ 2535527fb4SYann Gautier #include <boot_api.h> 263007c728SYann Gautier #include <stm32mp2_private.h> 2735527fb4SYann Gautier #include <stm32mp_common.h> 2835527fb4SYann Gautier #include <stm32mp_dt.h> 2935527fb4SYann Gautier #include <stm32mp_shared_resources.h> 3035527fb4SYann Gautier #endif 3135527fb4SYann Gautier 3235527fb4SYann Gautier /******************************************************************************* 33381b2a6bSYann Gautier * CHIP ID 34381b2a6bSYann Gautier ******************************************************************************/ 35381b2a6bSYann Gautier #define STM32MP2_CHIP_ID U(0x505) 36381b2a6bSYann Gautier 37381b2a6bSYann Gautier #define STM32MP251A_PART_NB U(0x400B3E6D) 38381b2a6bSYann Gautier #define STM32MP251C_PART_NB U(0x000B306D) 39381b2a6bSYann Gautier #define STM32MP251D_PART_NB U(0xC00B3E6D) 40381b2a6bSYann Gautier #define STM32MP251F_PART_NB U(0x800B306D) 41381b2a6bSYann Gautier #define STM32MP253A_PART_NB U(0x400B3E0C) 42381b2a6bSYann Gautier #define STM32MP253C_PART_NB U(0x000B300C) 43381b2a6bSYann Gautier #define STM32MP253D_PART_NB U(0xC00B3E0C) 44381b2a6bSYann Gautier #define STM32MP253F_PART_NB U(0x800B300C) 45381b2a6bSYann Gautier #define STM32MP255A_PART_NB U(0x40082E00) 46381b2a6bSYann Gautier #define STM32MP255C_PART_NB U(0x00082000) 47381b2a6bSYann Gautier #define STM32MP255D_PART_NB U(0xC0082E00) 48381b2a6bSYann Gautier #define STM32MP255F_PART_NB U(0x80082000) 49381b2a6bSYann Gautier #define STM32MP257A_PART_NB U(0x40002E00) 50381b2a6bSYann Gautier #define STM32MP257C_PART_NB U(0x00002000) 51381b2a6bSYann Gautier #define STM32MP257D_PART_NB U(0xC0002E00) 52381b2a6bSYann Gautier #define STM32MP257F_PART_NB U(0x80002000) 53381b2a6bSYann Gautier 54381b2a6bSYann Gautier #define STM32MP2_REV_A U(0x08) 55381b2a6bSYann Gautier #define STM32MP2_REV_B U(0x10) 56381b2a6bSYann Gautier #define STM32MP2_REV_X U(0x12) 57381b2a6bSYann Gautier #define STM32MP2_REV_Y U(0x11) 58381b2a6bSYann Gautier #define STM32MP2_REV_Z U(0x09) 59381b2a6bSYann Gautier 60381b2a6bSYann Gautier /******************************************************************************* 61381b2a6bSYann Gautier * PACKAGE ID 62381b2a6bSYann Gautier ******************************************************************************/ 63381b2a6bSYann Gautier #define STM32MP25_PKG_CUSTOM U(0) 64381b2a6bSYann Gautier #define STM32MP25_PKG_AL_VFBGA361 U(1) 65381b2a6bSYann Gautier #define STM32MP25_PKG_AK_VFBGA424 U(3) 66381b2a6bSYann Gautier #define STM32MP25_PKG_AI_TFBGA436 U(5) 67381b2a6bSYann Gautier #define STM32MP25_PKG_UNKNOWN U(7) 68381b2a6bSYann Gautier 69381b2a6bSYann Gautier /******************************************************************************* 7035527fb4SYann Gautier * STM32MP2 memory map related constants 7135527fb4SYann Gautier ******************************************************************************/ 7235527fb4SYann Gautier #define STM32MP_SYSRAM_BASE U(0x0E000000) 7335527fb4SYann Gautier #define STM32MP_SYSRAM_SIZE U(0x00040000) 74*03020b66SYann Gautier #define STM32MP_SEC_SYSRAM_SIZE STM32MP_SYSRAM_SIZE 7535527fb4SYann Gautier 7635527fb4SYann Gautier /* DDR configuration */ 7735527fb4SYann Gautier #define STM32MP_DDR_BASE U(0x80000000) 7835527fb4SYann Gautier #define STM32MP_DDR_MAX_SIZE UL(0x100000000) /* Max 4GB */ 7935527fb4SYann Gautier 8035527fb4SYann Gautier /* DDR power initializations */ 8135527fb4SYann Gautier #ifndef __ASSEMBLER__ 8235527fb4SYann Gautier enum ddr_type { 8335527fb4SYann Gautier STM32MP_DDR3, 8435527fb4SYann Gautier STM32MP_DDR4, 8535527fb4SYann Gautier STM32MP_LPDDR4 8635527fb4SYann Gautier }; 8735527fb4SYann Gautier #endif 8835527fb4SYann Gautier 89e5839ed7SYann Gautier /* Section used inside TF binaries */ 90e5839ed7SYann Gautier #define STM32MP_PARAM_LOAD_SIZE U(0x00002400) /* 9 KB for param */ 91db77f8bfSYann Gautier /* 512 Bytes reserved for header */ 92e5839ed7SYann Gautier #define STM32MP_HEADER_SIZE U(0x00000200) 93db77f8bfSYann Gautier #define STM32MP_HEADER_BASE (STM32MP_SYSRAM_BASE + \ 94e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE) 95e5839ed7SYann Gautier 96e5839ed7SYann Gautier /* round_up(STM32MP_PARAM_LOAD_SIZE + STM32MP_HEADER_SIZE, PAGE_SIZE) */ 97e5839ed7SYann Gautier #define STM32MP_HEADER_RESERVED_SIZE U(0x3000) 98e5839ed7SYann Gautier 99db77f8bfSYann Gautier #define STM32MP_BINARY_BASE (STM32MP_SYSRAM_BASE + \ 100e5839ed7SYann Gautier STM32MP_PARAM_LOAD_SIZE + \ 101e5839ed7SYann Gautier STM32MP_HEADER_SIZE) 102e5839ed7SYann Gautier 103db77f8bfSYann Gautier #define STM32MP_BINARY_SIZE (STM32MP_SYSRAM_SIZE - \ 104e5839ed7SYann Gautier (STM32MP_PARAM_LOAD_SIZE + \ 105e5839ed7SYann Gautier STM32MP_HEADER_SIZE)) 106e5839ed7SYann Gautier 107db77f8bfSYann Gautier #define STM32MP_BL2_RO_SIZE U(0x00020000) /* 128 KB */ 108db77f8bfSYann Gautier #define STM32MP_BL2_SIZE U(0x00029000) /* 164 KB for BL2 */ 10935527fb4SYann Gautier 110*03020b66SYann Gautier /* Allocate remaining sysram to BL31 */ 111*03020b66SYann Gautier #define STM32MP_BL31_SIZE (STM32MP_SEC_SYSRAM_SIZE - \ 112*03020b66SYann Gautier STM32MP_BL2_SIZE) 113*03020b66SYann Gautier 114db77f8bfSYann Gautier #define STM32MP_BL2_BASE (STM32MP_SYSRAM_BASE + \ 115db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 11635527fb4SYann Gautier STM32MP_BL2_SIZE) 11735527fb4SYann Gautier 118db77f8bfSYann Gautier #define STM32MP_BL2_RO_BASE STM32MP_BL2_BASE 119db77f8bfSYann Gautier 120db77f8bfSYann Gautier #define STM32MP_BL2_RW_BASE (STM32MP_BL2_RO_BASE + \ 121db77f8bfSYann Gautier STM32MP_BL2_RO_SIZE) 122db77f8bfSYann Gautier 123db77f8bfSYann Gautier #define STM32MP_BL2_RW_SIZE (STM32MP_SYSRAM_BASE + \ 124db77f8bfSYann Gautier STM32MP_SYSRAM_SIZE - \ 125db77f8bfSYann Gautier STM32MP_BL2_RW_BASE) 126db77f8bfSYann Gautier 12735527fb4SYann Gautier /* BL2 and BL32/sp_min require 4 tables */ 12835527fb4SYann Gautier #define MAX_XLAT_TABLES U(4) /* 16 KB for mapping */ 12935527fb4SYann Gautier 13035527fb4SYann Gautier /* 13135527fb4SYann Gautier * MAX_MMAP_REGIONS is usually: 13235527fb4SYann Gautier * BL stm32mp2_mmap size + mmap regions in *_plat_arch_setup 13335527fb4SYann Gautier */ 13435527fb4SYann Gautier #define MAX_MMAP_REGIONS 6 13535527fb4SYann Gautier 136e5839ed7SYann Gautier /* DTB initialization value */ 137db77f8bfSYann Gautier #define STM32MP_BL2_DTB_SIZE U(0x00006000) /* 24 KB for DTB */ 138e5839ed7SYann Gautier 139e5839ed7SYann Gautier #define STM32MP_BL2_DTB_BASE (STM32MP_BL2_BASE - \ 140e5839ed7SYann Gautier STM32MP_BL2_DTB_SIZE) 141e5839ed7SYann Gautier 142db77f8bfSYann Gautier #if defined(IMAGE_BL2) 143db77f8bfSYann Gautier #define STM32MP_DTB_SIZE STM32MP_BL2_DTB_SIZE 144db77f8bfSYann Gautier #define STM32MP_DTB_BASE STM32MP_BL2_DTB_BASE 145db77f8bfSYann Gautier #endif 146db77f8bfSYann Gautier 1475af9369cSYann Gautier #define STM32MP_FW_CONFIG_MAX_SIZE PAGE_SIZE 1485af9369cSYann Gautier #define STM32MP_FW_CONFIG_BASE STM32MP_SYSRAM_BASE 1495af9369cSYann Gautier 15035527fb4SYann Gautier #define STM32MP_BL33_BASE (STM32MP_DDR_BASE + U(0x04000000)) 15135527fb4SYann Gautier #define STM32MP_BL33_MAX_SIZE U(0x400000) 1525af9369cSYann Gautier #define STM32MP_HW_CONFIG_BASE (STM32MP_BL33_BASE + \ 1535af9369cSYann Gautier STM32MP_BL33_MAX_SIZE) 1545af9369cSYann Gautier #define STM32MP_HW_CONFIG_MAX_SIZE U(0x40000) 15535527fb4SYann Gautier 15635527fb4SYann Gautier /******************************************************************************* 157db77f8bfSYann Gautier * STM32MP2 device/io map related constants (used for MMU) 158db77f8bfSYann Gautier ******************************************************************************/ 159db77f8bfSYann Gautier #define STM32MP_DEVICE_BASE U(0x40000000) 160db77f8bfSYann Gautier #define STM32MP_DEVICE_SIZE U(0x40000000) 161db77f8bfSYann Gautier 162db77f8bfSYann Gautier /******************************************************************************* 16335527fb4SYann Gautier * STM32MP2 RCC 16435527fb4SYann Gautier ******************************************************************************/ 16535527fb4SYann Gautier #define RCC_BASE U(0x44200000) 16635527fb4SYann Gautier 16735527fb4SYann Gautier /******************************************************************************* 16835527fb4SYann Gautier * STM32MP2 PWR 16935527fb4SYann Gautier ******************************************************************************/ 17035527fb4SYann Gautier #define PWR_BASE U(0x44210000) 17135527fb4SYann Gautier 17235527fb4SYann Gautier /******************************************************************************* 17387a940e0SYann Gautier * STM32MP2 GPIO 17487a940e0SYann Gautier ******************************************************************************/ 17587a940e0SYann Gautier #define GPIOA_BASE U(0x44240000) 17687a940e0SYann Gautier #define GPIOB_BASE U(0x44250000) 17787a940e0SYann Gautier #define GPIOC_BASE U(0x44260000) 17887a940e0SYann Gautier #define GPIOD_BASE U(0x44270000) 17987a940e0SYann Gautier #define GPIOE_BASE U(0x44280000) 18087a940e0SYann Gautier #define GPIOF_BASE U(0x44290000) 18187a940e0SYann Gautier #define GPIOG_BASE U(0x442A0000) 18287a940e0SYann Gautier #define GPIOH_BASE U(0x442B0000) 18387a940e0SYann Gautier #define GPIOI_BASE U(0x442C0000) 18487a940e0SYann Gautier #define GPIOJ_BASE U(0x442D0000) 18587a940e0SYann Gautier #define GPIOK_BASE U(0x442E0000) 18687a940e0SYann Gautier #define GPIOZ_BASE U(0x46200000) 18787a940e0SYann Gautier #define GPIO_BANK_OFFSET U(0x10000) 18887a940e0SYann Gautier 18987a940e0SYann Gautier #define STM32MP_GPIOS_PIN_MAX_COUNT 16 19087a940e0SYann Gautier #define STM32MP_GPIOZ_PIN_MAX_COUNT 8 19187a940e0SYann Gautier 19287a940e0SYann Gautier /******************************************************************************* 19387a940e0SYann Gautier * STM32MP2 UART 19487a940e0SYann Gautier ******************************************************************************/ 19587a940e0SYann Gautier #define USART1_BASE U(0x40330000) 19687a940e0SYann Gautier #define USART2_BASE U(0x400E0000) 19787a940e0SYann Gautier #define USART3_BASE U(0x400F0000) 19887a940e0SYann Gautier #define UART4_BASE U(0x40100000) 19987a940e0SYann Gautier #define UART5_BASE U(0x40110000) 20087a940e0SYann Gautier #define USART6_BASE U(0x40220000) 20187a940e0SYann Gautier #define UART7_BASE U(0x40370000) 20287a940e0SYann Gautier #define UART8_BASE U(0x40380000) 20387a940e0SYann Gautier #define UART9_BASE U(0x402C0000) 20487a940e0SYann Gautier #define STM32MP_NB_OF_UART U(9) 20587a940e0SYann Gautier 20687a940e0SYann Gautier /* For UART crash console */ 20787a940e0SYann Gautier #define STM32MP_DEBUG_USART_CLK_FRQ 64000000 20887a940e0SYann Gautier /* USART2 on HSI@64MHz, TX on GPIOA4 Alternate 6 */ 20987a940e0SYann Gautier #define STM32MP_DEBUG_USART_BASE USART2_BASE 21087a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_ADDRESS GPIOA_BASE 21187a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_REG RCC_GPIOACFGR 21287a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_BANK_CLK_EN RCC_GPIOxCFGR_GPIOxEN 21387a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_PORT 4 21487a940e0SYann Gautier #define DEBUG_UART_TX_GPIO_ALTERNATE 6 21587a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC_REG RCC_XBAR8CFGR 21687a940e0SYann Gautier #define DEBUG_UART_TX_CLKSRC XBAR_SRC_HSI 21787a940e0SYann Gautier #define DEBUG_UART_TX_EN_REG RCC_USART2CFGR 21887a940e0SYann Gautier #define DEBUG_UART_TX_EN RCC_UARTxCFGR_UARTxEN 21987a940e0SYann Gautier #define DEBUG_UART_RST_REG RCC_USART2CFGR 22087a940e0SYann Gautier #define DEBUG_UART_RST_BIT RCC_UARTxCFGR_UARTxRST 22187a940e0SYann Gautier #define DEBUG_UART_PREDIV_CFGR RCC_PREDIV8CFGR 22287a940e0SYann Gautier #define DEBUG_UART_FINDIV_CFGR RCC_FINDIV8CFGR 22387a940e0SYann Gautier 22487a940e0SYann Gautier /******************************************************************************* 22535527fb4SYann Gautier * STM32MP2 SDMMC 22635527fb4SYann Gautier ******************************************************************************/ 22735527fb4SYann Gautier #define STM32MP_SDMMC1_BASE U(0x48220000) 22835527fb4SYann Gautier #define STM32MP_SDMMC2_BASE U(0x48230000) 22935527fb4SYann Gautier #define STM32MP_SDMMC3_BASE U(0x48240000) 23035527fb4SYann Gautier 23135527fb4SYann Gautier /******************************************************************************* 232197ac780SYann Gautier * STM32MP2 BSEC / OTP 233197ac780SYann Gautier ******************************************************************************/ 234197ac780SYann Gautier /* 235197ac780SYann Gautier * 367 available OTPs, the other are masked 236197ac780SYann Gautier * - ECIES key: 368 to 375 (only readable by bootrom) 237197ac780SYann Gautier * - HWKEY: 376 to 383 (never reloadable or readable) 238197ac780SYann Gautier */ 239197ac780SYann Gautier #define STM32MP2_OTP_MAX_ID U(0x16F) 240197ac780SYann Gautier #define STM32MP2_MID_OTP_START U(0x80) 241197ac780SYann Gautier #define STM32MP2_UPPER_OTP_START U(0x100) 242197ac780SYann Gautier 243197ac780SYann Gautier /* OTP labels */ 244197ac780SYann Gautier #define PART_NUMBER_OTP "part-number-otp" 245381b2a6bSYann Gautier #define REVISION_OTP "rev_otp" 246197ac780SYann Gautier #define PACKAGE_OTP "package-otp" 247197ac780SYann Gautier #define HCONF1_OTP "otp124" 248197ac780SYann Gautier #define NAND_OTP "otp16" 249197ac780SYann Gautier #define NAND2_OTP "otp20" 250197ac780SYann Gautier #define BOARD_ID_OTP "board-id" 251197ac780SYann Gautier #define UID_OTP "uid-otp" 252197ac780SYann Gautier #define LIFECYCLE2_OTP "otp18" 253197ac780SYann Gautier #define PKH_OTP "otp144" 254197ac780SYann Gautier #define ENCKEY_OTP "otp260" 255197ac780SYann Gautier 256197ac780SYann Gautier /* OTP mask */ 257197ac780SYann Gautier /* PACKAGE */ 258197ac780SYann Gautier #define PACKAGE_OTP_PKG_MASK GENMASK_32(2, 0) 259197ac780SYann Gautier #define PACKAGE_OTP_PKG_SHIFT U(0) 260197ac780SYann Gautier 261197ac780SYann Gautier /* IWDG OTP */ 262197ac780SYann Gautier #define HCONF1_OTP_IWDG_HW_POS U(0) 263197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STOP_POS U(1) 264197ac780SYann Gautier #define HCONF1_OTP_IWDG_FZ_STANDBY_POS U(2) 265197ac780SYann Gautier 266197ac780SYann Gautier /* NAND OTP */ 267197ac780SYann Gautier /* NAND parameter storage flag */ 268197ac780SYann Gautier #define NAND_PARAM_STORED_IN_OTP BIT_32(31) 269197ac780SYann Gautier 270197ac780SYann Gautier /* NAND page size in bytes */ 271197ac780SYann Gautier #define NAND_PAGE_SIZE_MASK GENMASK_32(30, 29) 272197ac780SYann Gautier #define NAND_PAGE_SIZE_SHIFT U(29) 273197ac780SYann Gautier #define NAND_PAGE_SIZE_2K U(0) 274197ac780SYann Gautier #define NAND_PAGE_SIZE_4K U(1) 275197ac780SYann Gautier #define NAND_PAGE_SIZE_8K U(2) 276197ac780SYann Gautier 277197ac780SYann Gautier /* NAND block size in pages */ 278197ac780SYann Gautier #define NAND_BLOCK_SIZE_MASK GENMASK_32(28, 27) 279197ac780SYann Gautier #define NAND_BLOCK_SIZE_SHIFT U(27) 280197ac780SYann Gautier #define NAND_BLOCK_SIZE_64_PAGES U(0) 281197ac780SYann Gautier #define NAND_BLOCK_SIZE_128_PAGES U(1) 282197ac780SYann Gautier #define NAND_BLOCK_SIZE_256_PAGES U(2) 283197ac780SYann Gautier 284197ac780SYann Gautier /* NAND number of block (in unit of 256 blocks) */ 285197ac780SYann Gautier #define NAND_BLOCK_NB_MASK GENMASK_32(26, 19) 286197ac780SYann Gautier #define NAND_BLOCK_NB_SHIFT U(19) 287197ac780SYann Gautier #define NAND_BLOCK_NB_UNIT U(256) 288197ac780SYann Gautier 289197ac780SYann Gautier /* NAND bus width in bits */ 290197ac780SYann Gautier #define NAND_WIDTH_MASK BIT_32(18) 291197ac780SYann Gautier #define NAND_WIDTH_SHIFT U(18) 292197ac780SYann Gautier 293197ac780SYann Gautier /* NAND number of ECC bits per 512 bytes */ 294197ac780SYann Gautier #define NAND_ECC_BIT_NB_MASK GENMASK_32(17, 15) 295197ac780SYann Gautier #define NAND_ECC_BIT_NB_SHIFT U(15) 296197ac780SYann Gautier #define NAND_ECC_BIT_NB_UNSET U(0) 297197ac780SYann Gautier #define NAND_ECC_BIT_NB_1_BITS U(1) 298197ac780SYann Gautier #define NAND_ECC_BIT_NB_4_BITS U(2) 299197ac780SYann Gautier #define NAND_ECC_BIT_NB_8_BITS U(3) 300197ac780SYann Gautier #define NAND_ECC_ON_DIE U(4) 301197ac780SYann Gautier 302197ac780SYann Gautier /* NAND number of planes */ 303197ac780SYann Gautier #define NAND_PLANE_BIT_NB_MASK BIT_32(14) 304197ac780SYann Gautier 305197ac780SYann Gautier /* NAND2 OTP */ 306197ac780SYann Gautier #define NAND2_PAGE_SIZE_SHIFT U(16) 307197ac780SYann Gautier 308197ac780SYann Gautier /* NAND2 config distribution */ 309197ac780SYann Gautier #define NAND2_CONFIG_DISTRIB BIT_32(0) 310197ac780SYann Gautier #define NAND2_PNAND_NAND2_SNAND_NAND1 U(0) 311197ac780SYann Gautier #define NAND2_PNAND_NAND1_SNAND_NAND2 U(1) 312197ac780SYann Gautier 313197ac780SYann Gautier /* MONOTONIC OTP */ 314197ac780SYann Gautier #define MAX_MONOTONIC_VALUE U(32) 315197ac780SYann Gautier 316197ac780SYann Gautier /* UID OTP */ 317197ac780SYann Gautier #define UID_WORD_NB U(3) 318197ac780SYann Gautier 319197ac780SYann Gautier /* Lifecycle OTP */ 320197ac780SYann Gautier #define SECURE_BOOT_CLOSED_SECURE GENMASK_32(3, 0) 321197ac780SYann Gautier 322197ac780SYann Gautier /******************************************************************************* 32335527fb4SYann Gautier * STM32MP2 TAMP 32435527fb4SYann Gautier ******************************************************************************/ 32535527fb4SYann Gautier #define PLAT_MAX_TAMP_INT U(5) 32635527fb4SYann Gautier #define PLAT_MAX_TAMP_EXT U(3) 32735527fb4SYann Gautier #define TAMP_BASE U(0x46010000) 32835527fb4SYann Gautier #define TAMP_SMCR (TAMP_BASE + U(0x20)) 32935527fb4SYann Gautier #define TAMP_BKP_REGISTER_BASE (TAMP_BASE + U(0x100)) 33035527fb4SYann Gautier #define TAMP_BKP_REG_CLK CK_BUS_RTC 33135527fb4SYann Gautier #define TAMP_BKP_SEC_NUMBER U(10) 33235527fb4SYann Gautier #define TAMP_COUNTR U(0x40) 33335527fb4SYann Gautier 33435527fb4SYann Gautier #if !(defined(__LINKER__) || defined(__ASSEMBLER__)) 33535527fb4SYann Gautier static inline uintptr_t tamp_bkpr(uint32_t idx) 33635527fb4SYann Gautier { 33735527fb4SYann Gautier return TAMP_BKP_REGISTER_BASE + (idx << 2); 33835527fb4SYann Gautier } 33935527fb4SYann Gautier #endif 34035527fb4SYann Gautier 34135527fb4SYann Gautier /******************************************************************************* 34235527fb4SYann Gautier * STM32MP2 DDRCTRL 34335527fb4SYann Gautier ******************************************************************************/ 34435527fb4SYann Gautier #define DDRCTRL_BASE U(0x48040000) 34535527fb4SYann Gautier 34635527fb4SYann Gautier /******************************************************************************* 34735527fb4SYann Gautier * STM32MP2 DDRDBG 34835527fb4SYann Gautier ******************************************************************************/ 34935527fb4SYann Gautier #define DDRDBG_BASE U(0x48050000) 35035527fb4SYann Gautier 35135527fb4SYann Gautier /******************************************************************************* 35235527fb4SYann Gautier * STM32MP2 DDRPHYC 35335527fb4SYann Gautier ******************************************************************************/ 35435527fb4SYann Gautier #define DDRPHYC_BASE U(0x48C00000) 35535527fb4SYann Gautier 35635527fb4SYann Gautier /******************************************************************************* 35735527fb4SYann Gautier * Miscellaneous STM32MP1 peripherals base address 35835527fb4SYann Gautier ******************************************************************************/ 35935527fb4SYann Gautier #define BSEC_BASE U(0x44000000) 36035527fb4SYann Gautier #define DBGMCU_BASE U(0x4A010000) 36135527fb4SYann Gautier #define HASH_BASE U(0x42010000) 36235527fb4SYann Gautier #define RTC_BASE U(0x46000000) 36335527fb4SYann Gautier #define STGEN_BASE U(0x48080000) 36435527fb4SYann Gautier #define SYSCFG_BASE U(0x44230000) 36535527fb4SYann Gautier 36635527fb4SYann Gautier /******************************************************************************* 367615f31feSGabriel Fernandez * STM32MP CA35SSC 368615f31feSGabriel Fernandez ******************************************************************************/ 369615f31feSGabriel Fernandez #define A35SSC_BASE U(0x48800000) 370615f31feSGabriel Fernandez 371615f31feSGabriel Fernandez /******************************************************************************* 37235527fb4SYann Gautier * REGULATORS 37335527fb4SYann Gautier ******************************************************************************/ 37435527fb4SYann Gautier /* 3 PWR + 1 VREFBUF + 14 PMIC regulators + 1 FIXED */ 37535527fb4SYann Gautier #define PLAT_NB_RDEVS U(19) 37635527fb4SYann Gautier /* 2 FIXED */ 37735527fb4SYann Gautier #define PLAT_NB_FIXED_REGUS U(2) 37835527fb4SYann Gautier /* No GPIO regu */ 37935527fb4SYann Gautier #define PLAT_NB_GPIO_REGUS U(0) 38035527fb4SYann Gautier 38135527fb4SYann Gautier /******************************************************************************* 38235527fb4SYann Gautier * Device Tree defines 38335527fb4SYann Gautier ******************************************************************************/ 38435527fb4SYann Gautier #define DT_BSEC_COMPAT "st,stm32mp25-bsec" 38535527fb4SYann Gautier #define DT_DDR_COMPAT "st,stm32mp2-ddr" 38635527fb4SYann Gautier #define DT_PWR_COMPAT "st,stm32mp25-pwr" 38735527fb4SYann Gautier #define DT_RCC_CLK_COMPAT "st,stm32mp25-rcc" 388db77f8bfSYann Gautier #define DT_SDMMC2_COMPAT "st,stm32mp25-sdmmc2" 38935527fb4SYann Gautier #define DT_UART_COMPAT "st,stm32h7-uart" 39035527fb4SYann Gautier 39135527fb4SYann Gautier #endif /* STM32MP2_DEF_H */ 392