xref: /rk3399_ARM-atf/plat/st/stm32mp2/platform.mk (revision 79629b1a79bd1ee254077d4e76fea05ba73b9bab)
135527fb4SYann Gautier#
2197ac780SYann Gautier# Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier#
435527fb4SYann Gautier# SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier#
635527fb4SYann Gautier
766b4c5c5SYann Gautier# Extra partitions used to find FIP, contains:
866b4c5c5SYann Gautier# metadata (2) and fsbl-m (2) and the FIP partitions (default is 2).
966b4c5c5SYann GautierSTM32_EXTRA_PARTS		:=	6
1066b4c5c5SYann Gautier
1135527fb4SYann Gautierinclude plat/st/common/common.mk
1235527fb4SYann Gautier
1335527fb4SYann GautierCRASH_REPORTING			:=	1
1435527fb4SYann GautierENABLE_PIE			:=	1
1535527fb4SYann GautierPROGRAMMABLE_RESET_ADDRESS	:=	1
16db77f8bfSYann GautierBL2_IN_XIP_MEM			:=	1
1735527fb4SYann Gautier
1835527fb4SYann Gautier# Default Device tree
1935527fb4SYann GautierDTB_FILE_NAME			?=	stm32mp257f-ev1.dtb
2035527fb4SYann Gautier
2135527fb4SYann GautierSTM32MP25			:=	1
2235527fb4SYann Gautier
2335527fb4SYann Gautier# STM32 image header version v2.2
2435527fb4SYann GautierSTM32_HEADER_VERSION_MAJOR	:=	2
2535527fb4SYann GautierSTM32_HEADER_VERSION_MINOR	:=	2
2635527fb4SYann Gautier
272e905c06SYann Gautier# Set load address for serial boot devices
282e905c06SYann GautierDWL_BUFFER_BASE 		?=	0x87000000
292e905c06SYann Gautier
30d07e9467SNicolas Le Bayon# DDR types
31d07e9467SNicolas Le BayonSTM32MP_DDR3_TYPE		?=	0
32d07e9467SNicolas Le BayonSTM32MP_DDR4_TYPE		?=	0
33d07e9467SNicolas Le BayonSTM32MP_LPDDR4_TYPE		?=	0
34d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR3_TYPE},1)
35d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr3
36d07e9467SNicolas Le Bayonendif
37d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR4_TYPE},1)
38d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr4
39d07e9467SNicolas Le Bayonendif
40d07e9467SNicolas Le Bayonifeq (${STM32MP_LPDDR4_TYPE},1)
41d07e9467SNicolas Le BayonDDR_TYPE			:=	lpddr4
42d07e9467SNicolas Le Bayonendif
43d07e9467SNicolas Le Bayon
44ae84525fSMaxime Méré# DDR features
45*79629b1aSNicolas Le BayonSTM32MP_DDR_DUAL_AXI_PORT	:=	1
46ae84525fSMaxime MéréSTM32MP_DDR_FIP_IO_STORAGE	:=	1
47ae84525fSMaxime Méré
48e5839ed7SYann Gautier# Device tree
49e5839ed7SYann GautierBL2_DTSI			:=	stm32mp25-bl2.dtsi
50e5839ed7SYann GautierFDT_SOURCES			:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME)))
51e5839ed7SYann Gautier
52e5839ed7SYann Gautier# Macros and rules to build TF binary
53e5839ed7SYann GautierSTM32_TF_STM32			:=	$(addprefix ${BUILD_PLAT}/tf-a-, $(patsubst %.dtb,%.stm32,$(DTB_FILE_NAME)))
54e5839ed7SYann GautierSTM32_LD_FILE			:=	plat/st/stm32mp2/${ARCH}/stm32mp2.ld.S
55e5839ed7SYann GautierSTM32_BINARY_MAPPING		:=	plat/st/stm32mp2/${ARCH}/stm32mp2.S
56e5839ed7SYann Gautier
575af9369cSYann GautierSTM32MP_FW_CONFIG_NAME		:=	$(patsubst %.dtb,%-fw-config.dtb,$(DTB_FILE_NAME))
585af9369cSYann GautierSTM32MP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/$(STM32MP_FW_CONFIG_NAME)
59ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
60ae84525fSMaxime MéréSTM32MP_DDR_FW_PATH		?=	drivers/st/ddr/phy/firmware/bin/stm32mp2
61ae84525fSMaxime MéréSTM32MP_DDR_FW_NAME		:=	${DDR_TYPE}_pmu_train.bin
62ae84525fSMaxime MéréSTM32MP_DDR_FW			:=	${STM32MP_DDR_FW_PATH}/${STM32MP_DDR_FW_NAME}
63ae84525fSMaxime Méréendif
645af9369cSYann GautierFDT_SOURCES			+=	$(addprefix fdts/, $(patsubst %.dtb,%.dts,$(STM32MP_FW_CONFIG_NAME)))
655af9369cSYann Gautier# Add the FW_CONFIG to FIP and specify the same to certtool
665af9369cSYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_FW_CONFIG},--fw-config))
67ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
68ae84525fSMaxime Méré# Add the FW_DDR to FIP and specify the same to certtool
69ae84525fSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_DDR_FW,--ddr-fw))
70ae84525fSMaxime Méréendif
715af9369cSYann Gautier
72db77f8bfSYann Gautier# Enable flags for C files
73db77f8bfSYann Gautier$(eval $(call assert_booleans,\
74db77f8bfSYann Gautier	$(sort \
75*79629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
76ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
77d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
78d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
79d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
80db77f8bfSYann Gautier		STM32MP25 \
81db77f8bfSYann Gautier)))
82db77f8bfSYann Gautier
83db77f8bfSYann Gautier$(eval $(call assert_numerics,\
84db77f8bfSYann Gautier	$(sort \
85db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
86db77f8bfSYann Gautier		STM32_HEADER_VERSION_MAJOR \
87db77f8bfSYann Gautier		STM32_TF_A_COPIES \
88db77f8bfSYann Gautier)))
89db77f8bfSYann Gautier
902e905c06SYann Gautier$(eval $(call add_defines,\
912e905c06SYann Gautier	$(sort \
922e905c06SYann Gautier		DWL_BUFFER_BASE \
93ae84525fSMaxime Méré		PLAT_DEF_FIP_UUID \
94db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
95db77f8bfSYann Gautier		PLAT_TBBR_IMG_DEF \
96db77f8bfSYann Gautier		STM32_TF_A_COPIES \
97*79629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
98ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
99d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
100d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
101d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
102db77f8bfSYann Gautier		STM32MP25 \
1032e905c06SYann Gautier)))
1042e905c06SYann Gautier
10535527fb4SYann Gautier# STM32MP2x is based on Cortex-A35, which is Armv8.0, and does not support BTI
10635527fb4SYann Gautier# Disable mbranch-protection to avoid adding useless code
10735527fb4SYann GautierTF_CFLAGS			+=	-mbranch-protection=none
10835527fb4SYann Gautier
10935527fb4SYann Gautier# Include paths and source files
11035527fb4SYann GautierPLAT_INCLUDES			+=	-Iplat/st/stm32mp2/include/
111*79629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/phyinit/include/
112*79629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/firmware/include/
11335527fb4SYann Gautier
11435527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	lib/cpus/${ARCH}/cortex_a35.S
11587a940e0SYann GautierPLAT_BL_COMMON_SOURCES		+=	drivers/st/uart/${ARCH}/stm32_console.S
11635527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/${ARCH}/stm32mp2_helper.S
11735527fb4SYann Gautier
118817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/pmic/stm32mp_pmic2.c				\
119817f42f0SPascal Paillet					drivers/st/pmic/stpmic2.c				\
120817f42f0SPascal Paillet
121817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/i2c/stm32_i2c.c
122817f42f0SPascal Paillet
123db77f8bfSYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/stm32mp2_private.c
124db77f8bfSYann Gautier
125f829d7dfSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/bsec/bsec3.c					\
126154e6e62SYann Gautier					drivers/st/reset/stm32mp2_reset.c			\
127154e6e62SYann Gautier					plat/st/stm32mp2/stm32mp2_syscfg.c
128197ac780SYann Gautier
129615f31feSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/clk/clk-stm32-core.c				\
130615f31feSGabriel Fernandez					drivers/st/clk/clk-stm32mp2.c
131615f31feSGabriel Fernandez
13235527fb4SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/plat_bl2_mem_params_desc.c
133db77f8bfSYann Gautier
134e2d6e5e2SPascal PailletBL2_SOURCES			+=	plat/st/stm32mp2/bl2_plat_setup.c			\
135e2d6e5e2SPascal Paillet					plat/st/stm32mp2/plat_ddr.c
13635527fb4SYann Gautier
137db77f8bfSYann Gautierifneq ($(filter 1,${STM32MP_EMMC} ${STM32MP_SDMMC}),)
138db77f8bfSYann GautierBL2_SOURCES			+=	drivers/st/mmc/stm32_sdmmc2.c
139db77f8bfSYann Gautierendif
140db77f8bfSYann Gautier
1412e905c06SYann Gautierifeq (${STM32MP_USB_PROGRAMMER},1)
1422e905c06SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/stm32mp2_usb_dfu.c
1432e905c06SYann Gautierendif
1442e905c06SYann Gautier
145*79629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/stm32mp2_ddr.c				\
146*79629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ddr_helpers.c			\
147*79629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ram.c
148*79629b1aSNicolas Le Bayon
149*79629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_c_initphyconfig.c				\
150*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_calcmb.c					\
151*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_i_loadpieimage.c				\
152*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_initstruct.c				\
153*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_isdbytedisabled.c				\
154*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_loadpieprodcode.c				\
155*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_mapdrvstren.c				\
156*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_progcsrskiptrain.c			\
157*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_reginterface.c				\
158*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_restore_sequence.c			\
159*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_sequence.c				\
160*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_softsetmb.c				\
161*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_custompretrain.c	\
162*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_saveretregs.c
163*79629b1aSNicolas Le Bayon
164*79629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_d_loadimem.c				\
165*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_f_loaddmem.c				\
166*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_g_execfw.c				\
167*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_writeoutmem.c				\
168*79629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_g_waitfwdone.c
1695e0be8c0SYann Gautier
17003020b66SYann Gautier# BL31 sources
17103020b66SYann GautierBL31_SOURCES			+=	${FDT_WRAPPERS_SOURCES}
17203020b66SYann Gautier
17303020b66SYann GautierBL31_SOURCES			+=	plat/st/stm32mp2/bl31_plat_setup.c			\
17403020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_pm.c				\
17503020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_topology.c
17603020b66SYann Gautier# Generic GIC v2
17703020b66SYann Gautierinclude drivers/arm/gic/v2/gicv2.mk
17803020b66SYann Gautier
17903020b66SYann GautierBL31_SOURCES			+=	${GICV2_SOURCES}					\
18003020b66SYann Gautier					plat/common/plat_gicv2.c				\
18103020b66SYann Gautier					plat/st/common/stm32mp_gic.c
18203020b66SYann Gautier
18303020b66SYann Gautier# Generic PSCI
18403020b66SYann GautierBL31_SOURCES			+=	plat/common/plat_psci_common.c
18503020b66SYann Gautier
186db77f8bfSYann Gautier# Compilation rules
187d07e9467SNicolas Le Bayon.PHONY: check_ddr_type
188d07e9467SNicolas Le Bayon.SUFFIXES:
189d07e9467SNicolas Le Bayon
190d07e9467SNicolas Le Bayonbl2: check_ddr_type
191d07e9467SNicolas Le Bayon
192d07e9467SNicolas Le Bayoncheck_ddr_type:
193d07e9467SNicolas Le Bayon	$(eval DDR_TYPE = $(shell echo $$(($(STM32MP_DDR3_TYPE) + \
194d07e9467SNicolas Le Bayon					   $(STM32MP_DDR4_TYPE) + \
195d07e9467SNicolas Le Bayon					   $(STM32MP_LPDDR4_TYPE)))))
196d07e9467SNicolas Le Bayon	@if [ ${DDR_TYPE} != 1 ]; then \
197d07e9467SNicolas Le Bayon		echo "One and only one DDR type must be defined"; \
198d07e9467SNicolas Le Bayon		false; \
199d07e9467SNicolas Le Bayon	fi
200d07e9467SNicolas Le Bayon
20135527fb4SYann Gautierinclude plat/st/common/common_rules.mk
202