xref: /rk3399_ARM-atf/plat/st/stm32mp2/platform.mk (revision 27dd11dbf5a7dc3d9894e6bae9630b4e5aa36d59)
135527fb4SYann Gautier#
2197ac780SYann Gautier# Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier#
435527fb4SYann Gautier# SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier#
635527fb4SYann Gautier
766b4c5c5SYann Gautier# Extra partitions used to find FIP, contains:
866b4c5c5SYann Gautier# metadata (2) and fsbl-m (2) and the FIP partitions (default is 2).
966b4c5c5SYann GautierSTM32_EXTRA_PARTS		:=	6
1066b4c5c5SYann Gautier
1135527fb4SYann Gautierinclude plat/st/common/common.mk
1235527fb4SYann Gautier
1335527fb4SYann GautierCRASH_REPORTING			:=	1
1435527fb4SYann GautierENABLE_PIE			:=	1
1535527fb4SYann GautierPROGRAMMABLE_RESET_ADDRESS	:=	1
16db77f8bfSYann GautierBL2_IN_XIP_MEM			:=	1
1735527fb4SYann Gautier
1835527fb4SYann Gautier# Default Device tree
1935527fb4SYann GautierDTB_FILE_NAME			?=	stm32mp257f-ev1.dtb
2035527fb4SYann Gautier
2135527fb4SYann GautierSTM32MP25			:=	1
2235527fb4SYann Gautier
2335527fb4SYann Gautier# STM32 image header version v2.2
2435527fb4SYann GautierSTM32_HEADER_VERSION_MAJOR	:=	2
2535527fb4SYann GautierSTM32_HEADER_VERSION_MINOR	:=	2
2635527fb4SYann Gautier
272e905c06SYann Gautier# Set load address for serial boot devices
282e905c06SYann GautierDWL_BUFFER_BASE 		?=	0x87000000
292e905c06SYann Gautier
30d07e9467SNicolas Le Bayon# DDR types
31d07e9467SNicolas Le BayonSTM32MP_DDR3_TYPE		?=	0
32d07e9467SNicolas Le BayonSTM32MP_DDR4_TYPE		?=	0
33d07e9467SNicolas Le BayonSTM32MP_LPDDR4_TYPE		?=	0
34d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR3_TYPE},1)
35d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr3
36d07e9467SNicolas Le Bayonendif
37d07e9467SNicolas Le Bayonifeq (${STM32MP_DDR4_TYPE},1)
38d07e9467SNicolas Le BayonDDR_TYPE			:=	ddr4
39d07e9467SNicolas Le Bayonendif
40d07e9467SNicolas Le Bayonifeq (${STM32MP_LPDDR4_TYPE},1)
41d07e9467SNicolas Le BayonDDR_TYPE			:=	lpddr4
42d07e9467SNicolas Le Bayonendif
43d07e9467SNicolas Le Bayon
44ae84525fSMaxime Méré# DDR features
4579629b1aSNicolas Le BayonSTM32MP_DDR_DUAL_AXI_PORT	:=	1
46ae84525fSMaxime MéréSTM32MP_DDR_FIP_IO_STORAGE	:=	1
47ae84525fSMaxime Méré
48e5839ed7SYann Gautier# Device tree
49e5839ed7SYann GautierBL2_DTSI			:=	stm32mp25-bl2.dtsi
50e5839ed7SYann GautierFDT_SOURCES			:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl2.dts,$(DTB_FILE_NAME)))
51*27dd11dbSMaxime MéréBL31_DTSI			:=	stm32mp25-bl31.dtsi
52*27dd11dbSMaxime MéréFDT_SOURCES			+=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dts,$(DTB_FILE_NAME)))
53e5839ed7SYann Gautier
54e5839ed7SYann Gautier# Macros and rules to build TF binary
55e5839ed7SYann GautierSTM32_TF_STM32			:=	$(addprefix ${BUILD_PLAT}/tf-a-, $(patsubst %.dtb,%.stm32,$(DTB_FILE_NAME)))
56e5839ed7SYann GautierSTM32_LD_FILE			:=	plat/st/stm32mp2/${ARCH}/stm32mp2.ld.S
57e5839ed7SYann GautierSTM32_BINARY_MAPPING		:=	plat/st/stm32mp2/${ARCH}/stm32mp2.S
58e5839ed7SYann Gautier
595af9369cSYann GautierSTM32MP_FW_CONFIG_NAME		:=	$(patsubst %.dtb,%-fw-config.dtb,$(DTB_FILE_NAME))
605af9369cSYann GautierSTM32MP_FW_CONFIG		:=	${BUILD_PLAT}/fdts/$(STM32MP_FW_CONFIG_NAME)
61*27dd11dbSMaxime MéréSTM32MP_SOC_FW_CONFIG		:=	$(addprefix ${BUILD_PLAT}/fdts/, $(patsubst %.dtb,%-bl31.dtb,$(DTB_FILE_NAME)))
62ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
63ae84525fSMaxime MéréSTM32MP_DDR_FW_PATH		?=	drivers/st/ddr/phy/firmware/bin/stm32mp2
64ae84525fSMaxime MéréSTM32MP_DDR_FW_NAME		:=	${DDR_TYPE}_pmu_train.bin
65ae84525fSMaxime MéréSTM32MP_DDR_FW			:=	${STM32MP_DDR_FW_PATH}/${STM32MP_DDR_FW_NAME}
66ae84525fSMaxime Méréendif
675af9369cSYann GautierFDT_SOURCES			+=	$(addprefix fdts/, $(patsubst %.dtb,%.dts,$(STM32MP_FW_CONFIG_NAME)))
685af9369cSYann Gautier# Add the FW_CONFIG to FIP and specify the same to certtool
695af9369cSYann Gautier$(eval $(call TOOL_ADD_PAYLOAD,${STM32MP_FW_CONFIG},--fw-config))
70*27dd11dbSMaxime Méré# Add the SOC_FW_CONFIG to FIP and specify the same to certtool
71*27dd11dbSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_SOC_FW_CONFIG,--soc-fw-config))
72ae84525fSMaxime Méréifeq (${STM32MP_DDR_FIP_IO_STORAGE},1)
73ae84525fSMaxime Méré# Add the FW_DDR to FIP and specify the same to certtool
74ae84525fSMaxime Méré$(eval $(call TOOL_ADD_IMG,STM32MP_DDR_FW,--ddr-fw))
75ae84525fSMaxime Méréendif
765af9369cSYann Gautier
77db77f8bfSYann Gautier# Enable flags for C files
78db77f8bfSYann Gautier$(eval $(call assert_booleans,\
79db77f8bfSYann Gautier	$(sort \
8079629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
81ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
82d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
83d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
84d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
85db77f8bfSYann Gautier		STM32MP25 \
86db77f8bfSYann Gautier)))
87db77f8bfSYann Gautier
88db77f8bfSYann Gautier$(eval $(call assert_numerics,\
89db77f8bfSYann Gautier	$(sort \
90db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
91db77f8bfSYann Gautier		STM32_HEADER_VERSION_MAJOR \
92db77f8bfSYann Gautier		STM32_TF_A_COPIES \
93db77f8bfSYann Gautier)))
94db77f8bfSYann Gautier
952e905c06SYann Gautier$(eval $(call add_defines,\
962e905c06SYann Gautier	$(sort \
972e905c06SYann Gautier		DWL_BUFFER_BASE \
98ae84525fSMaxime Méré		PLAT_DEF_FIP_UUID \
99db77f8bfSYann Gautier		PLAT_PARTITION_MAX_ENTRIES \
100db77f8bfSYann Gautier		PLAT_TBBR_IMG_DEF \
101db77f8bfSYann Gautier		STM32_TF_A_COPIES \
10279629b1aSNicolas Le Bayon		STM32MP_DDR_DUAL_AXI_PORT \
103ae84525fSMaxime Méré		STM32MP_DDR_FIP_IO_STORAGE \
104d07e9467SNicolas Le Bayon		STM32MP_DDR3_TYPE \
105d07e9467SNicolas Le Bayon		STM32MP_DDR4_TYPE \
106d07e9467SNicolas Le Bayon		STM32MP_LPDDR4_TYPE \
107db77f8bfSYann Gautier		STM32MP25 \
1082e905c06SYann Gautier)))
1092e905c06SYann Gautier
11035527fb4SYann Gautier# STM32MP2x is based on Cortex-A35, which is Armv8.0, and does not support BTI
11135527fb4SYann Gautier# Disable mbranch-protection to avoid adding useless code
11235527fb4SYann GautierTF_CFLAGS			+=	-mbranch-protection=none
11335527fb4SYann Gautier
11435527fb4SYann Gautier# Include paths and source files
11535527fb4SYann GautierPLAT_INCLUDES			+=	-Iplat/st/stm32mp2/include/
11679629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/phyinit/include/
11779629b1aSNicolas Le BayonPLAT_INCLUDES			+=	-Idrivers/st/ddr/phy/firmware/include/
11835527fb4SYann Gautier
11935527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	lib/cpus/${ARCH}/cortex_a35.S
12087a940e0SYann GautierPLAT_BL_COMMON_SOURCES		+=	drivers/st/uart/${ARCH}/stm32_console.S
12135527fb4SYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/${ARCH}/stm32mp2_helper.S
12235527fb4SYann Gautier
123817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/pmic/stm32mp_pmic2.c				\
124817f42f0SPascal Paillet					drivers/st/pmic/stpmic2.c				\
125817f42f0SPascal Paillet
126817f42f0SPascal PailletPLAT_BL_COMMON_SOURCES		+=	drivers/st/i2c/stm32_i2c.c
127817f42f0SPascal Paillet
128db77f8bfSYann GautierPLAT_BL_COMMON_SOURCES		+=	plat/st/stm32mp2/stm32mp2_private.c
129db77f8bfSYann Gautier
130f829d7dfSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/bsec/bsec3.c					\
131154e6e62SYann Gautier					drivers/st/reset/stm32mp2_reset.c			\
132154e6e62SYann Gautier					plat/st/stm32mp2/stm32mp2_syscfg.c
133197ac780SYann Gautier
134615f31feSGabriel FernandezPLAT_BL_COMMON_SOURCES		+=	drivers/st/clk/clk-stm32-core.c				\
135615f31feSGabriel Fernandez					drivers/st/clk/clk-stm32mp2.c
136615f31feSGabriel Fernandez
13735527fb4SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/plat_bl2_mem_params_desc.c
138db77f8bfSYann Gautier
139e2d6e5e2SPascal PailletBL2_SOURCES			+=	plat/st/stm32mp2/bl2_plat_setup.c			\
140e2d6e5e2SPascal Paillet					plat/st/stm32mp2/plat_ddr.c
14135527fb4SYann Gautier
142db77f8bfSYann Gautierifneq ($(filter 1,${STM32MP_EMMC} ${STM32MP_SDMMC}),)
143db77f8bfSYann GautierBL2_SOURCES			+=	drivers/st/mmc/stm32_sdmmc2.c
144db77f8bfSYann Gautierendif
145db77f8bfSYann Gautier
1462e905c06SYann Gautierifeq (${STM32MP_USB_PROGRAMMER},1)
1472e905c06SYann GautierBL2_SOURCES			+=	plat/st/stm32mp2/stm32mp2_usb_dfu.c
1482e905c06SYann Gautierendif
1492e905c06SYann Gautier
15079629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/stm32mp2_ddr.c				\
15179629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ddr_helpers.c			\
15279629b1aSNicolas Le Bayon					drivers/st/ddr/stm32mp2_ram.c
15379629b1aSNicolas Le Bayon
15479629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_c_initphyconfig.c				\
15579629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_calcmb.c					\
15679629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_i_loadpieimage.c				\
15779629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_initstruct.c				\
15879629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_isdbytedisabled.c				\
15979629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_loadpieprodcode.c				\
16079629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_mapdrvstren.c				\
16179629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_progcsrskiptrain.c			\
16279629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_reginterface.c				\
16379629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_restore_sequence.c			\
16479629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_sequence.c				\
16579629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_softsetmb.c				\
16679629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_custompretrain.c	\
16779629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_saveretregs.c
16879629b1aSNicolas Le Bayon
16979629b1aSNicolas Le BayonBL2_SOURCES			+=	drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_d_loadimem.c				\
17079629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_f_loaddmem.c				\
17179629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_g_execfw.c				\
17279629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/src/ddrphy_phyinit_writeoutmem.c				\
17379629b1aSNicolas Le Bayon					drivers/st/ddr/phy/phyinit/usercustom/ddrphy_phyinit_usercustom_g_waitfwdone.c
1745e0be8c0SYann Gautier
17503020b66SYann Gautier# BL31 sources
17603020b66SYann GautierBL31_SOURCES			+=	${FDT_WRAPPERS_SOURCES}
17703020b66SYann Gautier
17803020b66SYann GautierBL31_SOURCES			+=	plat/st/stm32mp2/bl31_plat_setup.c			\
17903020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_pm.c				\
18003020b66SYann Gautier					plat/st/stm32mp2/stm32mp2_topology.c
18103020b66SYann Gautier# Generic GIC v2
18203020b66SYann Gautierinclude drivers/arm/gic/v2/gicv2.mk
18303020b66SYann Gautier
18403020b66SYann GautierBL31_SOURCES			+=	${GICV2_SOURCES}					\
18503020b66SYann Gautier					plat/common/plat_gicv2.c				\
18603020b66SYann Gautier					plat/st/common/stm32mp_gic.c
18703020b66SYann Gautier
18803020b66SYann Gautier# Generic PSCI
18903020b66SYann GautierBL31_SOURCES			+=	plat/common/plat_psci_common.c
19003020b66SYann Gautier
191db77f8bfSYann Gautier# Compilation rules
192d07e9467SNicolas Le Bayon.PHONY: check_ddr_type
193d07e9467SNicolas Le Bayon.SUFFIXES:
194d07e9467SNicolas Le Bayon
195d07e9467SNicolas Le Bayonbl2: check_ddr_type
196d07e9467SNicolas Le Bayon
197d07e9467SNicolas Le Bayoncheck_ddr_type:
198d07e9467SNicolas Le Bayon	$(eval DDR_TYPE = $(shell echo $$(($(STM32MP_DDR3_TYPE) + \
199d07e9467SNicolas Le Bayon					   $(STM32MP_DDR4_TYPE) + \
200d07e9467SNicolas Le Bayon					   $(STM32MP_LPDDR4_TYPE)))))
201d07e9467SNicolas Le Bayon	@if [ ${DDR_TYPE} != 1 ]; then \
202d07e9467SNicolas Le Bayon		echo "One and only one DDR type must be defined"; \
203d07e9467SNicolas Le Bayon		false; \
204d07e9467SNicolas Le Bayon	fi
205d07e9467SNicolas Le Bayon
206*27dd11dbSMaxime Méré# Create DTB file for BL31
207*27dd11dbSMaxime Méré${BUILD_PLAT}/fdts/%-bl31.dts: fdts/%.dts fdts/${BL31_DTSI} | $$(@D)/
208*27dd11dbSMaxime Méré	@echo '#include "$(patsubst fdts/%,%,$<)"' > $@
209*27dd11dbSMaxime Méré	@echo '#include "${BL31_DTSI}"' >> $@
210*27dd11dbSMaxime Méré
211*27dd11dbSMaxime Méré${BUILD_PLAT}/fdts/%-bl31.dtb: ${BUILD_PLAT}/fdts/%-bl31.dts
212*27dd11dbSMaxime Méré
21335527fb4SYann Gautierinclude plat/st/common/common_rules.mk
214