135527fb4SYann Gautier /* 2cb0d6b5bSYann Gautier * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 735527fb4SYann Gautier #include <cdefs.h> 835527fb4SYann Gautier #include <stdint.h> 935527fb4SYann Gautier 10197ac780SYann Gautier #include <common/debug.h> 11*db77f8bfSYann Gautier #include <drivers/clk.h> 12*db77f8bfSYann Gautier #include <lib/fconf/fconf.h> 13*db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 14*db77f8bfSYann Gautier #include <lib/mmio.h> 15*db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 16cb0d6b5bSYann Gautier #include <plat/common/platform.h> 17cb0d6b5bSYann Gautier 18197ac780SYann Gautier #include <platform_def.h> 1987a940e0SYann Gautier #include <stm32mp_common.h> 20*db77f8bfSYann Gautier #include <stm32mp_dt.h> 21*db77f8bfSYann Gautier 22*db77f8bfSYann Gautier #define BOOT_CTX_ADDR 0x0e000020UL 23*db77f8bfSYann Gautier 24*db77f8bfSYann Gautier static void print_reset_reason(void) 25*db77f8bfSYann Gautier { 26*db77f8bfSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR); 27*db77f8bfSYann Gautier 28*db77f8bfSYann Gautier if (rstsr == 0U) { 29*db77f8bfSYann Gautier WARN("Reset reason unknown\n"); 30*db77f8bfSYann Gautier return; 31*db77f8bfSYann Gautier } 32*db77f8bfSYann Gautier 33*db77f8bfSYann Gautier INFO("Reset reason (0x%x):\n", rstsr); 34*db77f8bfSYann Gautier 35*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) { 36*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) { 37*db77f8bfSYann Gautier INFO("System exits from Standby for CA35\n"); 38*db77f8bfSYann Gautier return; 39*db77f8bfSYann Gautier } 40*db77f8bfSYann Gautier 41*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) { 42*db77f8bfSYann Gautier INFO("D1 domain exits from DStandby\n"); 43*db77f8bfSYann Gautier return; 44*db77f8bfSYann Gautier } 45*db77f8bfSYann Gautier } 46*db77f8bfSYann Gautier 47*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) { 48*db77f8bfSYann Gautier INFO(" Power-on Reset (rst_por)\n"); 49*db77f8bfSYann Gautier return; 50*db77f8bfSYann Gautier } 51*db77f8bfSYann Gautier 52*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) { 53*db77f8bfSYann Gautier INFO(" Brownout Reset (rst_bor)\n"); 54*db77f8bfSYann Gautier return; 55*db77f8bfSYann Gautier } 56*db77f8bfSYann Gautier 57*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) { 58*db77f8bfSYann Gautier INFO(" System reset (SYSRST) by M33\n"); 59*db77f8bfSYann Gautier return; 60*db77f8bfSYann Gautier } 61*db77f8bfSYann Gautier 62*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) { 63*db77f8bfSYann Gautier INFO(" System reset (SYSRST) by A35\n"); 64*db77f8bfSYann Gautier return; 65*db77f8bfSYann Gautier } 66*db77f8bfSYann Gautier 67*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) { 68*db77f8bfSYann Gautier INFO(" Clock failure on HSE\n"); 69*db77f8bfSYann Gautier return; 70*db77f8bfSYann Gautier } 71*db77f8bfSYann Gautier 72*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) { 73*db77f8bfSYann Gautier INFO(" IWDG1 system reset (rst_iwdg1)\n"); 74*db77f8bfSYann Gautier return; 75*db77f8bfSYann Gautier } 76*db77f8bfSYann Gautier 77*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) { 78*db77f8bfSYann Gautier INFO(" IWDG2 system reset (rst_iwdg2)\n"); 79*db77f8bfSYann Gautier return; 80*db77f8bfSYann Gautier } 81*db77f8bfSYann Gautier 82*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) { 83*db77f8bfSYann Gautier INFO(" IWDG3 system reset (rst_iwdg3)\n"); 84*db77f8bfSYann Gautier return; 85*db77f8bfSYann Gautier } 86*db77f8bfSYann Gautier 87*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) { 88*db77f8bfSYann Gautier INFO(" IWDG4 system reset (rst_iwdg4)\n"); 89*db77f8bfSYann Gautier return; 90*db77f8bfSYann Gautier } 91*db77f8bfSYann Gautier 92*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) { 93*db77f8bfSYann Gautier INFO(" IWDG5 system reset (rst_iwdg5)\n"); 94*db77f8bfSYann Gautier return; 95*db77f8bfSYann Gautier } 96*db77f8bfSYann Gautier 97*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) { 98*db77f8bfSYann Gautier INFO(" A35 processor core 1 reset\n"); 99*db77f8bfSYann Gautier return; 100*db77f8bfSYann Gautier } 101*db77f8bfSYann Gautier 102*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) { 103*db77f8bfSYann Gautier INFO(" Pad Reset from NRST\n"); 104*db77f8bfSYann Gautier return; 105*db77f8bfSYann Gautier } 106*db77f8bfSYann Gautier 107*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) { 108*db77f8bfSYann Gautier INFO(" Reset due to a failure of VDD_CORE\n"); 109*db77f8bfSYann Gautier return; 110*db77f8bfSYann Gautier } 111*db77f8bfSYann Gautier 112*db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) { 113*db77f8bfSYann Gautier INFO(" A35 processor reset\n"); 114*db77f8bfSYann Gautier return; 115*db77f8bfSYann Gautier } 116*db77f8bfSYann Gautier 117*db77f8bfSYann Gautier ERROR(" Unidentified reset reason\n"); 118*db77f8bfSYann Gautier } 11987a940e0SYann Gautier 12035527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused, 12135527fb4SYann Gautier u_register_t arg1 __unused, 12235527fb4SYann Gautier u_register_t arg2 __unused, 12335527fb4SYann Gautier u_register_t arg3 __unused) 12435527fb4SYann Gautier { 125*db77f8bfSYann Gautier stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR); 12635527fb4SYann Gautier } 12735527fb4SYann Gautier 12835527fb4SYann Gautier void bl2_platform_setup(void) 12935527fb4SYann Gautier { 13035527fb4SYann Gautier } 13135527fb4SYann Gautier 132*db77f8bfSYann Gautier static void reset_backup_domain(void) 133*db77f8bfSYann Gautier { 134*db77f8bfSYann Gautier uintptr_t pwr_base = stm32mp_pwr_base(); 135*db77f8bfSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 136*db77f8bfSYann Gautier 137*db77f8bfSYann Gautier /* 138*db77f8bfSYann Gautier * Disable the backup domain write protection. 139*db77f8bfSYann Gautier * The protection is enable at each reset by hardware 140*db77f8bfSYann Gautier * and must be disabled by software. 141*db77f8bfSYann Gautier */ 142*db77f8bfSYann Gautier mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P); 143*db77f8bfSYann Gautier 144*db77f8bfSYann Gautier while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) { 145*db77f8bfSYann Gautier ; 146*db77f8bfSYann Gautier } 147*db77f8bfSYann Gautier 148*db77f8bfSYann Gautier /* Reset backup domain on cold boot cases */ 149*db77f8bfSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) { 150*db77f8bfSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 151*db77f8bfSYann Gautier 152*db77f8bfSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) { 153*db77f8bfSYann Gautier ; 154*db77f8bfSYann Gautier } 155*db77f8bfSYann Gautier 156*db77f8bfSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 157*db77f8bfSYann Gautier } 158*db77f8bfSYann Gautier } 159*db77f8bfSYann Gautier 16035527fb4SYann Gautier void bl2_el3_plat_arch_setup(void) 16135527fb4SYann Gautier { 162*db77f8bfSYann Gautier const char *board_model; 163*db77f8bfSYann Gautier boot_api_context_t *boot_context = 164*db77f8bfSYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 165*db77f8bfSYann Gautier 166197ac780SYann Gautier if (stm32_otp_probe() != 0U) { 16747ea3033SYann Gautier EARLY_ERROR("OTP probe failed\n"); 168197ac780SYann Gautier panic(); 169197ac780SYann Gautier } 170*db77f8bfSYann Gautier 171*db77f8bfSYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 172*db77f8bfSYann Gautier BL_CODE_END - BL_CODE_BASE, 173*db77f8bfSYann Gautier MT_CODE | MT_SECURE); 174*db77f8bfSYann Gautier 175*db77f8bfSYann Gautier configure_mmu(); 176*db77f8bfSYann Gautier 177*db77f8bfSYann Gautier /* Prevent corruption of preloaded Device Tree */ 178*db77f8bfSYann Gautier mmap_add_dynamic_region(DTB_BASE, DTB_BASE, 179*db77f8bfSYann Gautier DTB_LIMIT - DTB_BASE, 180*db77f8bfSYann Gautier MT_RO_DATA | MT_SECURE); 181*db77f8bfSYann Gautier 182*db77f8bfSYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 183*db77f8bfSYann Gautier panic(); 184*db77f8bfSYann Gautier } 185*db77f8bfSYann Gautier 186*db77f8bfSYann Gautier reset_backup_domain(); 187*db77f8bfSYann Gautier 188*db77f8bfSYann Gautier if (stm32mp2_clk_init() < 0) { 189*db77f8bfSYann Gautier panic(); 190*db77f8bfSYann Gautier } 191*db77f8bfSYann Gautier 192*db77f8bfSYann Gautier stm32_save_boot_info(boot_context); 193*db77f8bfSYann Gautier 194*db77f8bfSYann Gautier if (stm32mp_uart_console_setup() != 0) { 195*db77f8bfSYann Gautier goto skip_console_init; 196*db77f8bfSYann Gautier } 197*db77f8bfSYann Gautier 198*db77f8bfSYann Gautier board_model = dt_get_board_model(); 199*db77f8bfSYann Gautier if (board_model != NULL) { 200*db77f8bfSYann Gautier NOTICE("Model: %s\n", board_model); 201*db77f8bfSYann Gautier } 202*db77f8bfSYann Gautier 203*db77f8bfSYann Gautier print_reset_reason(); 204*db77f8bfSYann Gautier 205*db77f8bfSYann Gautier skip_console_init: 206*db77f8bfSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 207*db77f8bfSYann Gautier 208*db77f8bfSYann Gautier stm32mp_io_setup(); 20935527fb4SYann Gautier } 210