xref: /rk3399_ARM-atf/plat/st/stm32mp2/bl2_plat_setup.c (revision c28c0ca213147fff56555b038de8261fc5b92211)
135527fb4SYann Gautier /*
2cb0d6b5bSYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
7a846a235SYann Gautier #include <assert.h>
835527fb4SYann Gautier #include <cdefs.h>
903020b66SYann Gautier #include <errno.h>
1035527fb4SYann Gautier #include <stdint.h>
1135527fb4SYann Gautier 
12197ac780SYann Gautier #include <common/debug.h>
13a846a235SYann Gautier #include <common/desc_image_load.h>
14db77f8bfSYann Gautier #include <drivers/clk.h>
15a846a235SYann Gautier #include <drivers/mmc.h>
16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h>
175e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h>
18213a08ebSNicolas Le Bayon #include <drivers/st/stm32mp2_ram.h>
19817f42f0SPascal Paillet #include <drivers/st/stm32mp_pmic2.h>
20ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h>
21db77f8bfSYann Gautier #include <lib/fconf/fconf.h>
22db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
23db77f8bfSYann Gautier #include <lib/mmio.h>
249a0cad39SYann Gautier #include <lib/optee_utils.h>
25db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
26cb0d6b5bSYann Gautier #include <plat/common/platform.h>
27cb0d6b5bSYann Gautier 
28197ac780SYann Gautier #include <platform_def.h>
2987a940e0SYann Gautier #include <stm32mp_common.h>
30db77f8bfSYann Gautier #include <stm32mp_dt.h>
31db77f8bfSYann Gautier 
32db77f8bfSYann Gautier #define BOOT_CTX_ADDR	0x0e000020UL
33db77f8bfSYann Gautier 
34db77f8bfSYann Gautier static void print_reset_reason(void)
35db77f8bfSYann Gautier {
36db77f8bfSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR);
37db77f8bfSYann Gautier 
38db77f8bfSYann Gautier 	if (rstsr == 0U) {
39db77f8bfSYann Gautier 		WARN("Reset reason unknown\n");
40db77f8bfSYann Gautier 		return;
41db77f8bfSYann Gautier 	}
42db77f8bfSYann Gautier 
43db77f8bfSYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
44db77f8bfSYann Gautier 
45db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) {
46db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) {
47db77f8bfSYann Gautier 			INFO("System exits from Standby for CA35\n");
48db77f8bfSYann Gautier 			return;
49db77f8bfSYann Gautier 		}
50db77f8bfSYann Gautier 
51db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) {
52db77f8bfSYann Gautier 			INFO("D1 domain exits from DStandby\n");
53db77f8bfSYann Gautier 			return;
54db77f8bfSYann Gautier 		}
55db77f8bfSYann Gautier 	}
56db77f8bfSYann Gautier 
57db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) {
58db77f8bfSYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
59db77f8bfSYann Gautier 		return;
60db77f8bfSYann Gautier 	}
61db77f8bfSYann Gautier 
62db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) {
63db77f8bfSYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
64db77f8bfSYann Gautier 		return;
65db77f8bfSYann Gautier 	}
66db77f8bfSYann Gautier 
67db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) {
68db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by M33\n");
69db77f8bfSYann Gautier 		return;
70db77f8bfSYann Gautier 	}
71db77f8bfSYann Gautier 
72db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) {
73db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by A35\n");
74db77f8bfSYann Gautier 		return;
75db77f8bfSYann Gautier 	}
76db77f8bfSYann Gautier 
77db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) {
78db77f8bfSYann Gautier 		INFO("  Clock failure on HSE\n");
79db77f8bfSYann Gautier 		return;
80db77f8bfSYann Gautier 	}
81db77f8bfSYann Gautier 
82db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) {
83db77f8bfSYann Gautier 		INFO("  IWDG1 system reset (rst_iwdg1)\n");
84db77f8bfSYann Gautier 		return;
85db77f8bfSYann Gautier 	}
86db77f8bfSYann Gautier 
87db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) {
88db77f8bfSYann Gautier 		INFO("  IWDG2 system reset (rst_iwdg2)\n");
89db77f8bfSYann Gautier 		return;
90db77f8bfSYann Gautier 	}
91db77f8bfSYann Gautier 
92db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) {
93db77f8bfSYann Gautier 		INFO("  IWDG3 system reset (rst_iwdg3)\n");
94db77f8bfSYann Gautier 		return;
95db77f8bfSYann Gautier 	}
96db77f8bfSYann Gautier 
97db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) {
98db77f8bfSYann Gautier 		INFO("  IWDG4 system reset (rst_iwdg4)\n");
99db77f8bfSYann Gautier 		return;
100db77f8bfSYann Gautier 	}
101db77f8bfSYann Gautier 
102db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) {
103db77f8bfSYann Gautier 		INFO("  IWDG5 system reset (rst_iwdg5)\n");
104db77f8bfSYann Gautier 		return;
105db77f8bfSYann Gautier 	}
106db77f8bfSYann Gautier 
107db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) {
108db77f8bfSYann Gautier 		INFO("  A35 processor core 1 reset\n");
109db77f8bfSYann Gautier 		return;
110db77f8bfSYann Gautier 	}
111db77f8bfSYann Gautier 
112db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) {
113db77f8bfSYann Gautier 		INFO("  Pad Reset from NRST\n");
114db77f8bfSYann Gautier 		return;
115db77f8bfSYann Gautier 	}
116db77f8bfSYann Gautier 
117db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) {
118db77f8bfSYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
119db77f8bfSYann Gautier 		return;
120db77f8bfSYann Gautier 	}
121db77f8bfSYann Gautier 
122db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) {
123db77f8bfSYann Gautier 		INFO("  A35 processor reset\n");
124db77f8bfSYann Gautier 		return;
125db77f8bfSYann Gautier 	}
126db77f8bfSYann Gautier 
127db77f8bfSYann Gautier 	ERROR("  Unidentified reset reason\n");
128db77f8bfSYann Gautier }
12987a940e0SYann Gautier 
13035527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused,
13135527fb4SYann Gautier 				  u_register_t arg1 __unused,
13235527fb4SYann Gautier 				  u_register_t arg2 __unused,
13335527fb4SYann Gautier 				  u_register_t arg3 __unused)
13435527fb4SYann Gautier {
135db77f8bfSYann Gautier 	stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR);
13635527fb4SYann Gautier }
13735527fb4SYann Gautier 
13835527fb4SYann Gautier void bl2_platform_setup(void)
13935527fb4SYann Gautier {
140213a08ebSNicolas Le Bayon 	int ret;
141213a08ebSNicolas Le Bayon 
142213a08ebSNicolas Le Bayon 	ret = stm32mp2_ddr_probe();
143213a08ebSNicolas Le Bayon 	if (ret != 0) {
144213a08ebSNicolas Le Bayon 		ERROR("DDR probe: error %d\n", ret);
145213a08ebSNicolas Le Bayon 		panic();
146213a08ebSNicolas Le Bayon 	}
1479a0cad39SYann Gautier 
1489a0cad39SYann Gautier 	/* Map DDR for binary load, now with cacheable attribute */
1499a0cad39SYann Gautier 	ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
1509a0cad39SYann Gautier 				      STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE);
1519a0cad39SYann Gautier 	if (ret < 0) {
1529a0cad39SYann Gautier 		ERROR("DDR mapping: error %d\n", ret);
1539a0cad39SYann Gautier 		panic();
1549a0cad39SYann Gautier 	}
15535527fb4SYann Gautier }
15635527fb4SYann Gautier 
157db77f8bfSYann Gautier static void reset_backup_domain(void)
158db77f8bfSYann Gautier {
159db77f8bfSYann Gautier 	uintptr_t pwr_base = stm32mp_pwr_base();
160db77f8bfSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
161db77f8bfSYann Gautier 
162db77f8bfSYann Gautier 	/*
163db77f8bfSYann Gautier 	 * Disable the backup domain write protection.
164db77f8bfSYann Gautier 	 * The protection is enable at each reset by hardware
165db77f8bfSYann Gautier 	 * and must be disabled by software.
166db77f8bfSYann Gautier 	 */
167db77f8bfSYann Gautier 	mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P);
168db77f8bfSYann Gautier 
169db77f8bfSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) {
170db77f8bfSYann Gautier 		;
171db77f8bfSYann Gautier 	}
172db77f8bfSYann Gautier 
173db77f8bfSYann Gautier 	/* Reset backup domain on cold boot cases */
174db77f8bfSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) {
175db77f8bfSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
176db77f8bfSYann Gautier 
177db77f8bfSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) {
178db77f8bfSYann Gautier 			;
179db77f8bfSYann Gautier 		}
180db77f8bfSYann Gautier 
181db77f8bfSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
182db77f8bfSYann Gautier 	}
183db77f8bfSYann Gautier }
184db77f8bfSYann Gautier 
18535527fb4SYann Gautier void bl2_el3_plat_arch_setup(void)
18635527fb4SYann Gautier {
187db77f8bfSYann Gautier 	const char *board_model;
188db77f8bfSYann Gautier 	boot_api_context_t *boot_context =
189db77f8bfSYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
190db77f8bfSYann Gautier 
191197ac780SYann Gautier 	if (stm32_otp_probe() != 0U) {
19247ea3033SYann Gautier 		EARLY_ERROR("OTP probe failed\n");
193197ac780SYann Gautier 		panic();
194197ac780SYann Gautier 	}
195db77f8bfSYann Gautier 
196db77f8bfSYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
197db77f8bfSYann Gautier 			BL_CODE_END - BL_CODE_BASE,
198db77f8bfSYann Gautier 			MT_CODE | MT_SECURE);
199db77f8bfSYann Gautier 
200db77f8bfSYann Gautier 	configure_mmu();
201db77f8bfSYann Gautier 
202db77f8bfSYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
203db77f8bfSYann Gautier 		panic();
204db77f8bfSYann Gautier 	}
205db77f8bfSYann Gautier 
206db77f8bfSYann Gautier 	reset_backup_domain();
207db77f8bfSYann Gautier 
2085e0be8c0SYann Gautier 	/*
2095e0be8c0SYann Gautier 	 * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2),
2105e0be8c0SYann Gautier 	 * and so before stm32mp2_clk_init().
2115e0be8c0SYann Gautier 	 */
2125e0be8c0SYann Gautier 	ddr_sub_system_clk_init();
2135e0be8c0SYann Gautier 
214db77f8bfSYann Gautier 	if (stm32mp2_clk_init() < 0) {
215db77f8bfSYann Gautier 		panic();
216db77f8bfSYann Gautier 	}
217db77f8bfSYann Gautier 
218ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
219ae84525fSMaxime Méré 	/*
220ae84525fSMaxime Méré 	 * RISAB3 setup (dedicated for SRAM1)
221ae84525fSMaxime Méré 	 *
222ae84525fSMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
223ae84525fSMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
224ae84525fSMaxime Méré 	 * DDR firmwares are saved there before being loaded in DDRPHY memory.
225ae84525fSMaxime Méré 	 */
226ae84525fSMaxime Méré 	mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD);
227ae84525fSMaxime Méré #endif
228ae84525fSMaxime Méré 
229db77f8bfSYann Gautier 	stm32_save_boot_info(boot_context);
230db77f8bfSYann Gautier 
231db77f8bfSYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
232db77f8bfSYann Gautier 		goto skip_console_init;
233db77f8bfSYann Gautier 	}
234db77f8bfSYann Gautier 
235381b2a6bSYann Gautier 	stm32mp_print_cpuinfo();
236381b2a6bSYann Gautier 
237db77f8bfSYann Gautier 	board_model = dt_get_board_model();
238db77f8bfSYann Gautier 	if (board_model != NULL) {
239db77f8bfSYann Gautier 		NOTICE("Model: %s\n", board_model);
240db77f8bfSYann Gautier 	}
241db77f8bfSYann Gautier 
242cdaced36SYann Gautier 	stm32mp_print_boardinfo();
243cdaced36SYann Gautier 
244db77f8bfSYann Gautier 	print_reset_reason();
245db77f8bfSYann Gautier 
246db77f8bfSYann Gautier skip_console_init:
247c3a75341SYann Gautier 	if (fixed_regulator_register() != 0) {
248c3a75341SYann Gautier 		panic();
249c3a75341SYann Gautier 	}
250c3a75341SYann Gautier 
251817f42f0SPascal Paillet 	if (dt_pmic_status() > 0) {
252817f42f0SPascal Paillet 		initialize_pmic();
253817f42f0SPascal Paillet 	}
254817f42f0SPascal Paillet 
255db77f8bfSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
256db77f8bfSYann Gautier 
25752f530d3SMaxime Méré 	/*
25852f530d3SMaxime Méré 	 * RISAB5 setup (dedicated for RETRAM)
25952f530d3SMaxime Méré 	 *
26052f530d3SMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
26152f530d3SMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
26252f530d3SMaxime Méré 	 * DDR retention registers are saved there and restored
26352f530d3SMaxime Méré 	 * when exiting standby low power state.
26452f530d3SMaxime Méré 	 */
26552f530d3SMaxime Méré 	mmio_write_32(RISAB5_BASE + RISAB_CR, RISAB_CR_SRWIAD);
26652f530d3SMaxime Méré 
267db77f8bfSYann Gautier 	stm32mp_io_setup();
26835527fb4SYann Gautier }
269a846a235SYann Gautier 
270a846a235SYann Gautier /*******************************************************************************
271a846a235SYann Gautier  * This function can be used by the platforms to update/use image
272a846a235SYann Gautier  * information for given `image_id`.
273a846a235SYann Gautier  ******************************************************************************/
274a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
275a846a235SYann Gautier {
276a846a235SYann Gautier 	int err = 0;
27703020b66SYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
2789a0cad39SYann Gautier 	bl_mem_params_node_t *pager_mem_params;
27903020b66SYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
28003020b66SYann Gautier 	unsigned int i;
28103020b66SYann Gautier 	const unsigned int image_ids[] = {
28203020b66SYann Gautier 		BL31_IMAGE_ID,
28327dd11dbSMaxime Méré 		SOC_FW_CONFIG_ID,
2849a0cad39SYann Gautier 		BL32_IMAGE_ID,
2859a0cad39SYann Gautier 		BL33_IMAGE_ID,
2869a0cad39SYann Gautier 		HW_CONFIG_ID,
28703020b66SYann Gautier 	};
288a846a235SYann Gautier 
289a846a235SYann Gautier 	assert(bl_mem_params != NULL);
290a846a235SYann Gautier 
291a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
292a846a235SYann Gautier 	/*
293a846a235SYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
294a846a235SYann Gautier 	 * We take the worst case which is 2 MMC blocks.
295a846a235SYann Gautier 	 */
296a846a235SYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
297a846a235SYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
298a846a235SYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
299a846a235SYann Gautier 				 bl_mem_params->image_info.image_size,
300a846a235SYann Gautier 				 2U * MMC_BLOCK_SIZE);
301a846a235SYann Gautier 	}
302a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
303a846a235SYann Gautier 
304a846a235SYann Gautier 	switch (image_id) {
305a846a235SYann Gautier 	case FW_CONFIG_ID:
306a846a235SYann Gautier 		/* Set global DTB info for fixed fw_config information */
307a846a235SYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
308a846a235SYann Gautier 				FW_CONFIG_ID);
309a846a235SYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
310a846a235SYann Gautier 
31103020b66SYann Gautier 		/* Iterate through all the fw config IDs */
31203020b66SYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
31303020b66SYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
31403020b66SYann Gautier 			assert(bl_mem_params != NULL);
31503020b66SYann Gautier 
31603020b66SYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
31703020b66SYann Gautier 			if (config_info == NULL) {
31803020b66SYann Gautier 				continue;
31903020b66SYann Gautier 			}
32003020b66SYann Gautier 
32103020b66SYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
32203020b66SYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
32303020b66SYann Gautier 
32403020b66SYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
32503020b66SYann Gautier 
32603020b66SYann Gautier 			switch (image_ids[i]) {
32703020b66SYann Gautier 			case BL31_IMAGE_ID:
32803020b66SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
32903020b66SYann Gautier 				break;
3309a0cad39SYann Gautier 
3319a0cad39SYann Gautier 			case BL32_IMAGE_ID:
3329a0cad39SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
3339a0cad39SYann Gautier 
3349a0cad39SYann Gautier 				/* In case of OPTEE, initialize address space with tos_fw addr */
3359a0cad39SYann Gautier 				pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
3369a0cad39SYann Gautier 				if (pager_mem_params != NULL) {
3379a0cad39SYann Gautier 					pager_mem_params->image_info.image_base =
3389a0cad39SYann Gautier 						config_info->config_addr;
3399a0cad39SYann Gautier 					pager_mem_params->image_info.image_max_size =
3409a0cad39SYann Gautier 						config_info->config_max_size;
3419a0cad39SYann Gautier 				}
3429a0cad39SYann Gautier 				break;
3439a0cad39SYann Gautier 
3449a0cad39SYann Gautier 			case BL33_IMAGE_ID:
3459a0cad39SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
3469a0cad39SYann Gautier 				break;
3479a0cad39SYann Gautier 
3489a0cad39SYann Gautier 			case HW_CONFIG_ID:
34927dd11dbSMaxime Méré 			case SOC_FW_CONFIG_ID:
3509a0cad39SYann Gautier 				break;
3519a0cad39SYann Gautier 
35203020b66SYann Gautier 			default:
35303020b66SYann Gautier 				return -EINVAL;
35403020b66SYann Gautier 			}
35503020b66SYann Gautier 		}
35603020b66SYann Gautier 
35760d07584SYann Gautier 		/*
35860d07584SYann Gautier 		 * After this step, the BL2 device tree area will be overwritten
35960d07584SYann Gautier 		 * with BL31 binary, no other data should be read from BL2 DT.
36060d07584SYann Gautier 		 */
361a846a235SYann Gautier 
362a846a235SYann Gautier 		break;
363a846a235SYann Gautier 
3649a0cad39SYann Gautier 	case BL32_IMAGE_ID:
3659a0cad39SYann Gautier 		if ((bl_mem_params->image_info.image_base != 0UL) &&
3669a0cad39SYann Gautier 		    (optee_header_is_valid(bl_mem_params->image_info.image_base))) {
3679a0cad39SYann Gautier 			/* BL32 is OP-TEE header */
3689a0cad39SYann Gautier 			bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base;
3699a0cad39SYann Gautier 			pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
3709a0cad39SYann Gautier 			assert(pager_mem_params != NULL);
3719a0cad39SYann Gautier 
3729a0cad39SYann Gautier 			err = parse_optee_header(&bl_mem_params->ep_info,
3739a0cad39SYann Gautier 						 &pager_mem_params->image_info,
3749a0cad39SYann Gautier 						 NULL);
3759a0cad39SYann Gautier 			if (err != 0) {
3769a0cad39SYann Gautier 				ERROR("OPTEE header parse error.\n");
3779a0cad39SYann Gautier 				panic();
3789a0cad39SYann Gautier 			}
3799a0cad39SYann Gautier 
3809a0cad39SYann Gautier 			/* Set optee boot info from parsed header data */
3819a0cad39SYann Gautier 			bl_mem_params->ep_info.args.arg0 = 0U; /* Unused */
3829a0cad39SYann Gautier 			bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */
3839a0cad39SYann Gautier 			bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */
3849a0cad39SYann Gautier 		}
3859a0cad39SYann Gautier 		break;
3869a0cad39SYann Gautier 
3879a0cad39SYann Gautier 	case BL33_IMAGE_ID:
388*c28c0ca2SYann Gautier #if PSA_FWU_SUPPORT
389*c28c0ca2SYann Gautier 		stm32_fwu_set_boot_idx();
390*c28c0ca2SYann Gautier #endif /* PSA_FWU_SUPPORT */
391*c28c0ca2SYann Gautier 		break;
392*c28c0ca2SYann Gautier 
393a846a235SYann Gautier 	default:
394a846a235SYann Gautier 		/* Do nothing in default case */
395a846a235SYann Gautier 		break;
396a846a235SYann Gautier 	}
397a846a235SYann Gautier 
398a846a235SYann Gautier 	return err;
399a846a235SYann Gautier }
400