135527fb4SYann Gautier /* 2*399cfdd4SNicolas Le Bayon * Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved 335527fb4SYann Gautier * 435527fb4SYann Gautier * SPDX-License-Identifier: BSD-3-Clause 535527fb4SYann Gautier */ 635527fb4SYann Gautier 7a846a235SYann Gautier #include <assert.h> 835527fb4SYann Gautier #include <cdefs.h> 903020b66SYann Gautier #include <errno.h> 1035527fb4SYann Gautier #include <stdint.h> 1135527fb4SYann Gautier 12197ac780SYann Gautier #include <common/debug.h> 13a846a235SYann Gautier #include <common/desc_image_load.h> 14db77f8bfSYann Gautier #include <drivers/clk.h> 15a846a235SYann Gautier #include <drivers/mmc.h> 16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h> 175e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h> 18213a08ebSNicolas Le Bayon #include <drivers/st/stm32mp2_ram.h> 19817f42f0SPascal Paillet #include <drivers/st/stm32mp_pmic2.h> 20ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h> 21db77f8bfSYann Gautier #include <lib/fconf/fconf.h> 22db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h> 23db77f8bfSYann Gautier #include <lib/mmio.h> 249a0cad39SYann Gautier #include <lib/optee_utils.h> 25db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 26cb0d6b5bSYann Gautier #include <plat/common/platform.h> 27cb0d6b5bSYann Gautier 28197ac780SYann Gautier #include <platform_def.h> 2987a940e0SYann Gautier #include <stm32mp_common.h> 30db77f8bfSYann Gautier #include <stm32mp_dt.h> 31db77f8bfSYann Gautier 32db77f8bfSYann Gautier #define BOOT_CTX_ADDR 0x0e000020UL 33db77f8bfSYann Gautier 34db77f8bfSYann Gautier static void print_reset_reason(void) 35db77f8bfSYann Gautier { 36db77f8bfSYann Gautier uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR); 375a03ac92SPatrick Delaunay const char *reason_str = "Unidentified"; 38db77f8bfSYann Gautier 395a03ac92SPatrick Delaunay #if !STM32MP21 405a03ac92SPatrick Delaunay if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) { 415a03ac92SPatrick Delaunay INFO("CA35 processor core 1 reset\n"); 42db77f8bfSYann Gautier } 435a03ac92SPatrick Delaunay #endif /* !STM32MP21 */ 44db77f8bfSYann Gautier 45db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) { 46db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) { 475a03ac92SPatrick Delaunay reason_str = "System exits from Standby for CA35"; 485a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) { 495a03ac92SPatrick Delaunay reason_str = "D1 domain exits from DStandby"; 505a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_VCPURSTF) != 0U) { 515a03ac92SPatrick Delaunay reason_str = "System reset from VCPU monitor"; 525a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) { 535a03ac92SPatrick Delaunay reason_str = "CA35 reset by CM33 (C1RST)"; 545a03ac92SPatrick Delaunay } else { 555a03ac92SPatrick Delaunay reason_str = "Unidentified"; 56db77f8bfSYann Gautier } 575a03ac92SPatrick Delaunay } else { 58db77f8bfSYann Gautier if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) { 595a03ac92SPatrick Delaunay reason_str = "Power-on reset (por_rstn)"; 605a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) { 615a03ac92SPatrick Delaunay reason_str = "Brownout reset (bor_rstn)"; 625a03ac92SPatrick Delaunay } else if ((rstsr & (RCC_C1BOOTRSTSSETR_SYSC2RSTF | 635a03ac92SPatrick Delaunay RCC_C1BOOTRSTSSETR_SYSC1RSTF)) != 0U) { 645a03ac92SPatrick Delaunay reason_str = "System reset (SYSRST)"; 655a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) { 665a03ac92SPatrick Delaunay reason_str = "Clock failure on HSE"; 675a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDGXSYSRSTF) != 0U) { 685a03ac92SPatrick Delaunay reason_str = "IWDG system reset (iwdgX_out_rst)"; 695a03ac92SPatrick Delaunay } else if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) { 705a03ac92SPatrick Delaunay reason_str = "Pin reset from NRST"; 715a03ac92SPatrick Delaunay } else { 725a03ac92SPatrick Delaunay reason_str = "Unidentified"; 735a03ac92SPatrick Delaunay } 74db77f8bfSYann Gautier } 75db77f8bfSYann Gautier 765a03ac92SPatrick Delaunay INFO("Reset reason: %s (0x%x)\n", reason_str, rstsr); 77db77f8bfSYann Gautier } 7887a940e0SYann Gautier 7935527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused, 8035527fb4SYann Gautier u_register_t arg1 __unused, 8135527fb4SYann Gautier u_register_t arg2 __unused, 8235527fb4SYann Gautier u_register_t arg3 __unused) 8335527fb4SYann Gautier { 84db77f8bfSYann Gautier stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR); 8535527fb4SYann Gautier } 8635527fb4SYann Gautier 8735527fb4SYann Gautier void bl2_platform_setup(void) 8835527fb4SYann Gautier { 89213a08ebSNicolas Le Bayon int ret; 90213a08ebSNicolas Le Bayon 91213a08ebSNicolas Le Bayon ret = stm32mp2_ddr_probe(); 92213a08ebSNicolas Le Bayon if (ret != 0) { 93213a08ebSNicolas Le Bayon ERROR("DDR probe: error %d\n", ret); 94213a08ebSNicolas Le Bayon panic(); 95213a08ebSNicolas Le Bayon } 969a0cad39SYann Gautier 97*399cfdd4SNicolas Le Bayon if (stm32mp2_risaf_init() < 0) { 98*399cfdd4SNicolas Le Bayon panic(); 99*399cfdd4SNicolas Le Bayon } 100*399cfdd4SNicolas Le Bayon 1019a0cad39SYann Gautier /* Map DDR for binary load, now with cacheable attribute */ 1029a0cad39SYann Gautier ret = mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE, 1039a0cad39SYann Gautier STM32MP_DDR_MAX_SIZE, MT_MEMORY | MT_RW | MT_SECURE); 1049a0cad39SYann Gautier if (ret < 0) { 1059a0cad39SYann Gautier ERROR("DDR mapping: error %d\n", ret); 1069a0cad39SYann Gautier panic(); 1079a0cad39SYann Gautier } 10835527fb4SYann Gautier } 10935527fb4SYann Gautier 110db77f8bfSYann Gautier static void reset_backup_domain(void) 111db77f8bfSYann Gautier { 112db77f8bfSYann Gautier uintptr_t pwr_base = stm32mp_pwr_base(); 113db77f8bfSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 114db77f8bfSYann Gautier 115db77f8bfSYann Gautier /* 116db77f8bfSYann Gautier * Disable the backup domain write protection. 117db77f8bfSYann Gautier * The protection is enable at each reset by hardware 118db77f8bfSYann Gautier * and must be disabled by software. 119db77f8bfSYann Gautier */ 1202ec3cec5SNicolas Le Bayon #if STM32MP21 1212ec3cec5SNicolas Le Bayon mmio_setbits_32(pwr_base + PWR_BDCR, PWR_BDCR_DBP); 1222ec3cec5SNicolas Le Bayon 1232ec3cec5SNicolas Le Bayon while ((mmio_read_32(pwr_base + PWR_BDCR) & PWR_BDCR_DBP) == 0U) { 1242ec3cec5SNicolas Le Bayon ; 1252ec3cec5SNicolas Le Bayon } 1262ec3cec5SNicolas Le Bayon #else /* STM32MP21 */ 127db77f8bfSYann Gautier mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P); 128db77f8bfSYann Gautier 129db77f8bfSYann Gautier while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) { 130db77f8bfSYann Gautier ; 131db77f8bfSYann Gautier } 1322ec3cec5SNicolas Le Bayon #endif /* STM32MP21 */ 133db77f8bfSYann Gautier 134db77f8bfSYann Gautier /* Reset backup domain on cold boot cases */ 135db77f8bfSYann Gautier if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) { 136db77f8bfSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 137db77f8bfSYann Gautier 138db77f8bfSYann Gautier while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) { 139db77f8bfSYann Gautier ; 140db77f8bfSYann Gautier } 141db77f8bfSYann Gautier 142db77f8bfSYann Gautier mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST); 143db77f8bfSYann Gautier } 144db77f8bfSYann Gautier } 145db77f8bfSYann Gautier 14635527fb4SYann Gautier void bl2_el3_plat_arch_setup(void) 14735527fb4SYann Gautier { 148db77f8bfSYann Gautier const char *board_model; 149db77f8bfSYann Gautier boot_api_context_t *boot_context = 150db77f8bfSYann Gautier (boot_api_context_t *)stm32mp_get_boot_ctx_address(); 151db77f8bfSYann Gautier 152197ac780SYann Gautier if (stm32_otp_probe() != 0U) { 15347ea3033SYann Gautier EARLY_ERROR("OTP probe failed\n"); 154197ac780SYann Gautier panic(); 155197ac780SYann Gautier } 156db77f8bfSYann Gautier 157db77f8bfSYann Gautier mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, 158db77f8bfSYann Gautier BL_CODE_END - BL_CODE_BASE, 159db77f8bfSYann Gautier MT_CODE | MT_SECURE); 160db77f8bfSYann Gautier 161db77f8bfSYann Gautier configure_mmu(); 162db77f8bfSYann Gautier 163db77f8bfSYann Gautier if (dt_open_and_check(STM32MP_DTB_BASE) < 0) { 164db77f8bfSYann Gautier panic(); 165db77f8bfSYann Gautier } 166db77f8bfSYann Gautier 167db77f8bfSYann Gautier reset_backup_domain(); 168db77f8bfSYann Gautier 1695e0be8c0SYann Gautier /* 1705e0be8c0SYann Gautier * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2), 1715e0be8c0SYann Gautier * and so before stm32mp2_clk_init(). 1725e0be8c0SYann Gautier */ 1735e0be8c0SYann Gautier ddr_sub_system_clk_init(); 1745e0be8c0SYann Gautier 175db77f8bfSYann Gautier if (stm32mp2_clk_init() < 0) { 176db77f8bfSYann Gautier panic(); 177db77f8bfSYann Gautier } 178db77f8bfSYann Gautier 179ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE 180ae84525fSMaxime Méré /* 181ae84525fSMaxime Méré * RISAB3 setup (dedicated for SRAM1) 182ae84525fSMaxime Méré * 183ae84525fSMaxime Méré * Allow secure read/writes data accesses to non-secure 184ae84525fSMaxime Méré * blocks or pages, all RISAB registers are writable. 185ae84525fSMaxime Méré * DDR firmwares are saved there before being loaded in DDRPHY memory. 186ae84525fSMaxime Méré */ 187ae84525fSMaxime Méré mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD); 188ae84525fSMaxime Méré #endif 189ae84525fSMaxime Méré 190db77f8bfSYann Gautier stm32_save_boot_info(boot_context); 191db77f8bfSYann Gautier 192db77f8bfSYann Gautier if (stm32mp_uart_console_setup() != 0) { 193db77f8bfSYann Gautier goto skip_console_init; 194db77f8bfSYann Gautier } 195db77f8bfSYann Gautier 196381b2a6bSYann Gautier stm32mp_print_cpuinfo(); 197381b2a6bSYann Gautier 198db77f8bfSYann Gautier board_model = dt_get_board_model(); 199db77f8bfSYann Gautier if (board_model != NULL) { 200db77f8bfSYann Gautier NOTICE("Model: %s\n", board_model); 201db77f8bfSYann Gautier } 202db77f8bfSYann Gautier 203cdaced36SYann Gautier stm32mp_print_boardinfo(); 204cdaced36SYann Gautier 205db77f8bfSYann Gautier print_reset_reason(); 206db77f8bfSYann Gautier 207db77f8bfSYann Gautier skip_console_init: 208c3a75341SYann Gautier if (fixed_regulator_register() != 0) { 209c3a75341SYann Gautier panic(); 210c3a75341SYann Gautier } 211c3a75341SYann Gautier 212817f42f0SPascal Paillet if (dt_pmic_status() > 0) { 213817f42f0SPascal Paillet initialize_pmic(); 214817f42f0SPascal Paillet } 215817f42f0SPascal Paillet 216db77f8bfSYann Gautier fconf_populate("TB_FW", STM32MP_DTB_BASE); 217db77f8bfSYann Gautier 21852f530d3SMaxime Méré /* 21952f530d3SMaxime Méré * RISAB5 setup (dedicated for RETRAM) 22052f530d3SMaxime Méré * 22152f530d3SMaxime Méré * Allow secure read/writes data accesses to non-secure 22252f530d3SMaxime Méré * blocks or pages, all RISAB registers are writable. 22352f530d3SMaxime Méré * DDR retention registers are saved there and restored 22452f530d3SMaxime Méré * when exiting standby low power state. 22552f530d3SMaxime Méré */ 22652f530d3SMaxime Méré mmio_write_32(RISAB5_BASE + RISAB_CR, RISAB_CR_SRWIAD); 22752f530d3SMaxime Méré 228db77f8bfSYann Gautier stm32mp_io_setup(); 22935527fb4SYann Gautier } 230a846a235SYann Gautier 231a846a235SYann Gautier /******************************************************************************* 232a846a235SYann Gautier * This function can be used by the platforms to update/use image 233a846a235SYann Gautier * information for given `image_id`. 234a846a235SYann Gautier ******************************************************************************/ 235a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id) 236a846a235SYann Gautier { 237a846a235SYann Gautier int err = 0; 23803020b66SYann Gautier bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 2399a0cad39SYann Gautier bl_mem_params_node_t *pager_mem_params; 24003020b66SYann Gautier const struct dyn_cfg_dtb_info_t *config_info; 24103020b66SYann Gautier unsigned int i; 24203020b66SYann Gautier const unsigned int image_ids[] = { 24303020b66SYann Gautier BL31_IMAGE_ID, 24427dd11dbSMaxime Méré SOC_FW_CONFIG_ID, 2459a0cad39SYann Gautier BL32_IMAGE_ID, 2469a0cad39SYann Gautier BL33_IMAGE_ID, 2479a0cad39SYann Gautier HW_CONFIG_ID, 24803020b66SYann Gautier }; 249a846a235SYann Gautier 250a846a235SYann Gautier assert(bl_mem_params != NULL); 251a846a235SYann Gautier 252a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC 253a846a235SYann Gautier /* 254a846a235SYann Gautier * Invalidate remaining data read from MMC but not flushed by load_image_flush(). 255a846a235SYann Gautier * We take the worst case which is 2 MMC blocks. 256a846a235SYann Gautier */ 257a846a235SYann Gautier if ((image_id != FW_CONFIG_ID) && 258a846a235SYann Gautier ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) { 259a846a235SYann Gautier inv_dcache_range(bl_mem_params->image_info.image_base + 260a846a235SYann Gautier bl_mem_params->image_info.image_size, 261a846a235SYann Gautier 2U * MMC_BLOCK_SIZE); 262a846a235SYann Gautier } 263a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */ 264a846a235SYann Gautier 265a846a235SYann Gautier switch (image_id) { 266a846a235SYann Gautier case FW_CONFIG_ID: 267a846a235SYann Gautier /* Set global DTB info for fixed fw_config information */ 268a846a235SYann Gautier set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE, 269a846a235SYann Gautier FW_CONFIG_ID); 270a846a235SYann Gautier fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE); 271a846a235SYann Gautier 27203020b66SYann Gautier /* Iterate through all the fw config IDs */ 27303020b66SYann Gautier for (i = 0U; i < ARRAY_SIZE(image_ids); i++) { 27403020b66SYann Gautier bl_mem_params = get_bl_mem_params_node(image_ids[i]); 27503020b66SYann Gautier assert(bl_mem_params != NULL); 27603020b66SYann Gautier 27703020b66SYann Gautier config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]); 27803020b66SYann Gautier if (config_info == NULL) { 27903020b66SYann Gautier continue; 28003020b66SYann Gautier } 28103020b66SYann Gautier 28203020b66SYann Gautier bl_mem_params->image_info.image_base = config_info->config_addr; 28303020b66SYann Gautier bl_mem_params->image_info.image_max_size = config_info->config_max_size; 28403020b66SYann Gautier 28503020b66SYann Gautier bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING; 28603020b66SYann Gautier 28703020b66SYann Gautier switch (image_ids[i]) { 28803020b66SYann Gautier case BL31_IMAGE_ID: 28903020b66SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 29003020b66SYann Gautier break; 2919a0cad39SYann Gautier 2929a0cad39SYann Gautier case BL32_IMAGE_ID: 2939a0cad39SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 2949a0cad39SYann Gautier 2959a0cad39SYann Gautier /* In case of OPTEE, initialize address space with tos_fw addr */ 2969a0cad39SYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 2979a0cad39SYann Gautier if (pager_mem_params != NULL) { 2989a0cad39SYann Gautier pager_mem_params->image_info.image_base = 2999a0cad39SYann Gautier config_info->config_addr; 3009a0cad39SYann Gautier pager_mem_params->image_info.image_max_size = 3019a0cad39SYann Gautier config_info->config_max_size; 3029a0cad39SYann Gautier } 3039a0cad39SYann Gautier break; 3049a0cad39SYann Gautier 3059a0cad39SYann Gautier case BL33_IMAGE_ID: 3069a0cad39SYann Gautier bl_mem_params->ep_info.pc = config_info->config_addr; 3079a0cad39SYann Gautier break; 3089a0cad39SYann Gautier 3099a0cad39SYann Gautier case HW_CONFIG_ID: 31027dd11dbSMaxime Méré case SOC_FW_CONFIG_ID: 3119a0cad39SYann Gautier break; 3129a0cad39SYann Gautier 31303020b66SYann Gautier default: 31403020b66SYann Gautier return -EINVAL; 31503020b66SYann Gautier } 31603020b66SYann Gautier } 31703020b66SYann Gautier 31860d07584SYann Gautier /* 31960d07584SYann Gautier * After this step, the BL2 device tree area will be overwritten 32060d07584SYann Gautier * with BL31 binary, no other data should be read from BL2 DT. 32160d07584SYann Gautier */ 322a846a235SYann Gautier 323a846a235SYann Gautier break; 324a846a235SYann Gautier 3259a0cad39SYann Gautier case BL32_IMAGE_ID: 3269a0cad39SYann Gautier if ((bl_mem_params->image_info.image_base != 0UL) && 3279a0cad39SYann Gautier (optee_header_is_valid(bl_mem_params->image_info.image_base))) { 3289a0cad39SYann Gautier /* BL32 is OP-TEE header */ 3299a0cad39SYann Gautier bl_mem_params->ep_info.pc = bl_mem_params->image_info.image_base; 3309a0cad39SYann Gautier pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 3319a0cad39SYann Gautier assert(pager_mem_params != NULL); 3329a0cad39SYann Gautier 3339a0cad39SYann Gautier err = parse_optee_header(&bl_mem_params->ep_info, 3349a0cad39SYann Gautier &pager_mem_params->image_info, 3359a0cad39SYann Gautier NULL); 3369a0cad39SYann Gautier if (err != 0) { 3379a0cad39SYann Gautier ERROR("OPTEE header parse error.\n"); 3389a0cad39SYann Gautier panic(); 3399a0cad39SYann Gautier } 3409a0cad39SYann Gautier 3419a0cad39SYann Gautier /* Set optee boot info from parsed header data */ 3429a0cad39SYann Gautier bl_mem_params->ep_info.args.arg0 = 0U; /* Unused */ 3439a0cad39SYann Gautier bl_mem_params->ep_info.args.arg1 = 0U; /* Unused */ 3449a0cad39SYann Gautier bl_mem_params->ep_info.args.arg2 = 0U; /* No DT supported */ 3459a0cad39SYann Gautier } 3469a0cad39SYann Gautier break; 3479a0cad39SYann Gautier 3489a0cad39SYann Gautier case BL33_IMAGE_ID: 349c28c0ca2SYann Gautier #if PSA_FWU_SUPPORT 350c28c0ca2SYann Gautier stm32_fwu_set_boot_idx(); 351c28c0ca2SYann Gautier #endif /* PSA_FWU_SUPPORT */ 352c28c0ca2SYann Gautier break; 353c28c0ca2SYann Gautier 354a846a235SYann Gautier default: 355a846a235SYann Gautier /* Do nothing in default case */ 356a846a235SYann Gautier break; 357a846a235SYann Gautier } 358a846a235SYann Gautier 359a846a235SYann Gautier return err; 360a846a235SYann Gautier } 361