xref: /rk3399_ARM-atf/plat/st/stm32mp2/bl2_plat_setup.c (revision 213a08eb422a69bc7c95579fadf076f5af152f49)
135527fb4SYann Gautier /*
2cb0d6b5bSYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
7a846a235SYann Gautier #include <assert.h>
835527fb4SYann Gautier #include <cdefs.h>
903020b66SYann Gautier #include <errno.h>
1035527fb4SYann Gautier #include <stdint.h>
1135527fb4SYann Gautier 
12197ac780SYann Gautier #include <common/debug.h>
13a846a235SYann Gautier #include <common/desc_image_load.h>
14db77f8bfSYann Gautier #include <drivers/clk.h>
15a846a235SYann Gautier #include <drivers/mmc.h>
16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h>
175e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h>
18*213a08ebSNicolas Le Bayon #include <drivers/st/stm32mp2_ram.h>
19817f42f0SPascal Paillet #include <drivers/st/stm32mp_pmic2.h>
20ae84525fSMaxime Méré #include <drivers/st/stm32mp_risab_regs.h>
21db77f8bfSYann Gautier #include <lib/fconf/fconf.h>
22db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
23db77f8bfSYann Gautier #include <lib/mmio.h>
24db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
25cb0d6b5bSYann Gautier #include <plat/common/platform.h>
26cb0d6b5bSYann Gautier 
27197ac780SYann Gautier #include <platform_def.h>
2887a940e0SYann Gautier #include <stm32mp_common.h>
29db77f8bfSYann Gautier #include <stm32mp_dt.h>
30db77f8bfSYann Gautier 
31db77f8bfSYann Gautier #define BOOT_CTX_ADDR	0x0e000020UL
32db77f8bfSYann Gautier 
33db77f8bfSYann Gautier static void print_reset_reason(void)
34db77f8bfSYann Gautier {
35db77f8bfSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR);
36db77f8bfSYann Gautier 
37db77f8bfSYann Gautier 	if (rstsr == 0U) {
38db77f8bfSYann Gautier 		WARN("Reset reason unknown\n");
39db77f8bfSYann Gautier 		return;
40db77f8bfSYann Gautier 	}
41db77f8bfSYann Gautier 
42db77f8bfSYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
43db77f8bfSYann Gautier 
44db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) {
45db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) {
46db77f8bfSYann Gautier 			INFO("System exits from Standby for CA35\n");
47db77f8bfSYann Gautier 			return;
48db77f8bfSYann Gautier 		}
49db77f8bfSYann Gautier 
50db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) {
51db77f8bfSYann Gautier 			INFO("D1 domain exits from DStandby\n");
52db77f8bfSYann Gautier 			return;
53db77f8bfSYann Gautier 		}
54db77f8bfSYann Gautier 	}
55db77f8bfSYann Gautier 
56db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) {
57db77f8bfSYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
58db77f8bfSYann Gautier 		return;
59db77f8bfSYann Gautier 	}
60db77f8bfSYann Gautier 
61db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) {
62db77f8bfSYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
63db77f8bfSYann Gautier 		return;
64db77f8bfSYann Gautier 	}
65db77f8bfSYann Gautier 
66db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) {
67db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by M33\n");
68db77f8bfSYann Gautier 		return;
69db77f8bfSYann Gautier 	}
70db77f8bfSYann Gautier 
71db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) {
72db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by A35\n");
73db77f8bfSYann Gautier 		return;
74db77f8bfSYann Gautier 	}
75db77f8bfSYann Gautier 
76db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) {
77db77f8bfSYann Gautier 		INFO("  Clock failure on HSE\n");
78db77f8bfSYann Gautier 		return;
79db77f8bfSYann Gautier 	}
80db77f8bfSYann Gautier 
81db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) {
82db77f8bfSYann Gautier 		INFO("  IWDG1 system reset (rst_iwdg1)\n");
83db77f8bfSYann Gautier 		return;
84db77f8bfSYann Gautier 	}
85db77f8bfSYann Gautier 
86db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) {
87db77f8bfSYann Gautier 		INFO("  IWDG2 system reset (rst_iwdg2)\n");
88db77f8bfSYann Gautier 		return;
89db77f8bfSYann Gautier 	}
90db77f8bfSYann Gautier 
91db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) {
92db77f8bfSYann Gautier 		INFO("  IWDG3 system reset (rst_iwdg3)\n");
93db77f8bfSYann Gautier 		return;
94db77f8bfSYann Gautier 	}
95db77f8bfSYann Gautier 
96db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) {
97db77f8bfSYann Gautier 		INFO("  IWDG4 system reset (rst_iwdg4)\n");
98db77f8bfSYann Gautier 		return;
99db77f8bfSYann Gautier 	}
100db77f8bfSYann Gautier 
101db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) {
102db77f8bfSYann Gautier 		INFO("  IWDG5 system reset (rst_iwdg5)\n");
103db77f8bfSYann Gautier 		return;
104db77f8bfSYann Gautier 	}
105db77f8bfSYann Gautier 
106db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) {
107db77f8bfSYann Gautier 		INFO("  A35 processor core 1 reset\n");
108db77f8bfSYann Gautier 		return;
109db77f8bfSYann Gautier 	}
110db77f8bfSYann Gautier 
111db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) {
112db77f8bfSYann Gautier 		INFO("  Pad Reset from NRST\n");
113db77f8bfSYann Gautier 		return;
114db77f8bfSYann Gautier 	}
115db77f8bfSYann Gautier 
116db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) {
117db77f8bfSYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
118db77f8bfSYann Gautier 		return;
119db77f8bfSYann Gautier 	}
120db77f8bfSYann Gautier 
121db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) {
122db77f8bfSYann Gautier 		INFO("  A35 processor reset\n");
123db77f8bfSYann Gautier 		return;
124db77f8bfSYann Gautier 	}
125db77f8bfSYann Gautier 
126db77f8bfSYann Gautier 	ERROR("  Unidentified reset reason\n");
127db77f8bfSYann Gautier }
12887a940e0SYann Gautier 
12935527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused,
13035527fb4SYann Gautier 				  u_register_t arg1 __unused,
13135527fb4SYann Gautier 				  u_register_t arg2 __unused,
13235527fb4SYann Gautier 				  u_register_t arg3 __unused)
13335527fb4SYann Gautier {
134db77f8bfSYann Gautier 	stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR);
13535527fb4SYann Gautier }
13635527fb4SYann Gautier 
13735527fb4SYann Gautier void bl2_platform_setup(void)
13835527fb4SYann Gautier {
139*213a08ebSNicolas Le Bayon 	int ret;
140*213a08ebSNicolas Le Bayon 
141*213a08ebSNicolas Le Bayon 	ret = stm32mp2_ddr_probe();
142*213a08ebSNicolas Le Bayon 	if (ret != 0) {
143*213a08ebSNicolas Le Bayon 		ERROR("DDR probe: error %d\n", ret);
144*213a08ebSNicolas Le Bayon 		panic();
145*213a08ebSNicolas Le Bayon 	}
14635527fb4SYann Gautier }
14735527fb4SYann Gautier 
148db77f8bfSYann Gautier static void reset_backup_domain(void)
149db77f8bfSYann Gautier {
150db77f8bfSYann Gautier 	uintptr_t pwr_base = stm32mp_pwr_base();
151db77f8bfSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
152db77f8bfSYann Gautier 
153db77f8bfSYann Gautier 	/*
154db77f8bfSYann Gautier 	 * Disable the backup domain write protection.
155db77f8bfSYann Gautier 	 * The protection is enable at each reset by hardware
156db77f8bfSYann Gautier 	 * and must be disabled by software.
157db77f8bfSYann Gautier 	 */
158db77f8bfSYann Gautier 	mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P);
159db77f8bfSYann Gautier 
160db77f8bfSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) {
161db77f8bfSYann Gautier 		;
162db77f8bfSYann Gautier 	}
163db77f8bfSYann Gautier 
164db77f8bfSYann Gautier 	/* Reset backup domain on cold boot cases */
165db77f8bfSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) {
166db77f8bfSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
167db77f8bfSYann Gautier 
168db77f8bfSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) {
169db77f8bfSYann Gautier 			;
170db77f8bfSYann Gautier 		}
171db77f8bfSYann Gautier 
172db77f8bfSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
173db77f8bfSYann Gautier 	}
174db77f8bfSYann Gautier }
175db77f8bfSYann Gautier 
17635527fb4SYann Gautier void bl2_el3_plat_arch_setup(void)
17735527fb4SYann Gautier {
178db77f8bfSYann Gautier 	const char *board_model;
179db77f8bfSYann Gautier 	boot_api_context_t *boot_context =
180db77f8bfSYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
181db77f8bfSYann Gautier 
182197ac780SYann Gautier 	if (stm32_otp_probe() != 0U) {
18347ea3033SYann Gautier 		EARLY_ERROR("OTP probe failed\n");
184197ac780SYann Gautier 		panic();
185197ac780SYann Gautier 	}
186db77f8bfSYann Gautier 
187db77f8bfSYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
188db77f8bfSYann Gautier 			BL_CODE_END - BL_CODE_BASE,
189db77f8bfSYann Gautier 			MT_CODE | MT_SECURE);
190db77f8bfSYann Gautier 
191db77f8bfSYann Gautier 	configure_mmu();
192db77f8bfSYann Gautier 
193db77f8bfSYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
194db77f8bfSYann Gautier 		panic();
195db77f8bfSYann Gautier 	}
196db77f8bfSYann Gautier 
197db77f8bfSYann Gautier 	reset_backup_domain();
198db77f8bfSYann Gautier 
1995e0be8c0SYann Gautier 	/*
2005e0be8c0SYann Gautier 	 * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2),
2015e0be8c0SYann Gautier 	 * and so before stm32mp2_clk_init().
2025e0be8c0SYann Gautier 	 */
2035e0be8c0SYann Gautier 	ddr_sub_system_clk_init();
2045e0be8c0SYann Gautier 
205db77f8bfSYann Gautier 	if (stm32mp2_clk_init() < 0) {
206db77f8bfSYann Gautier 		panic();
207db77f8bfSYann Gautier 	}
208db77f8bfSYann Gautier 
209ae84525fSMaxime Méré #if STM32MP_DDR_FIP_IO_STORAGE
210ae84525fSMaxime Méré 	/*
211ae84525fSMaxime Méré 	 * RISAB3 setup (dedicated for SRAM1)
212ae84525fSMaxime Méré 	 *
213ae84525fSMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
214ae84525fSMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
215ae84525fSMaxime Méré 	 * DDR firmwares are saved there before being loaded in DDRPHY memory.
216ae84525fSMaxime Méré 	 */
217ae84525fSMaxime Méré 	mmio_write_32(RISAB3_BASE + RISAB_CR, RISAB_CR_SRWIAD);
218ae84525fSMaxime Méré #endif
219ae84525fSMaxime Méré 
220db77f8bfSYann Gautier 	stm32_save_boot_info(boot_context);
221db77f8bfSYann Gautier 
222db77f8bfSYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
223db77f8bfSYann Gautier 		goto skip_console_init;
224db77f8bfSYann Gautier 	}
225db77f8bfSYann Gautier 
226381b2a6bSYann Gautier 	stm32mp_print_cpuinfo();
227381b2a6bSYann Gautier 
228db77f8bfSYann Gautier 	board_model = dt_get_board_model();
229db77f8bfSYann Gautier 	if (board_model != NULL) {
230db77f8bfSYann Gautier 		NOTICE("Model: %s\n", board_model);
231db77f8bfSYann Gautier 	}
232db77f8bfSYann Gautier 
233cdaced36SYann Gautier 	stm32mp_print_boardinfo();
234cdaced36SYann Gautier 
235db77f8bfSYann Gautier 	print_reset_reason();
236db77f8bfSYann Gautier 
237db77f8bfSYann Gautier skip_console_init:
238c3a75341SYann Gautier 	if (fixed_regulator_register() != 0) {
239c3a75341SYann Gautier 		panic();
240c3a75341SYann Gautier 	}
241c3a75341SYann Gautier 
242817f42f0SPascal Paillet 	if (dt_pmic_status() > 0) {
243817f42f0SPascal Paillet 		initialize_pmic();
244817f42f0SPascal Paillet 	}
245817f42f0SPascal Paillet 
246db77f8bfSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
247db77f8bfSYann Gautier 
24852f530d3SMaxime Méré 	/*
24952f530d3SMaxime Méré 	 * RISAB5 setup (dedicated for RETRAM)
25052f530d3SMaxime Méré 	 *
25152f530d3SMaxime Méré 	 * Allow secure read/writes data accesses to non-secure
25252f530d3SMaxime Méré 	 * blocks or pages, all RISAB registers are writable.
25352f530d3SMaxime Méré 	 * DDR retention registers are saved there and restored
25452f530d3SMaxime Méré 	 * when exiting standby low power state.
25552f530d3SMaxime Méré 	 */
25652f530d3SMaxime Méré 	mmio_write_32(RISAB5_BASE + RISAB_CR, RISAB_CR_SRWIAD);
25752f530d3SMaxime Méré 
258db77f8bfSYann Gautier 	stm32mp_io_setup();
25935527fb4SYann Gautier }
260a846a235SYann Gautier 
261a846a235SYann Gautier /*******************************************************************************
262a846a235SYann Gautier  * This function can be used by the platforms to update/use image
263a846a235SYann Gautier  * information for given `image_id`.
264a846a235SYann Gautier  ******************************************************************************/
265a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
266a846a235SYann Gautier {
267a846a235SYann Gautier 	int err = 0;
26803020b66SYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
26903020b66SYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
27003020b66SYann Gautier 	unsigned int i;
27103020b66SYann Gautier 	const unsigned int image_ids[] = {
27203020b66SYann Gautier 		BL31_IMAGE_ID,
27303020b66SYann Gautier 	};
274a846a235SYann Gautier 
275a846a235SYann Gautier 	assert(bl_mem_params != NULL);
276a846a235SYann Gautier 
277a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
278a846a235SYann Gautier 	/*
279a846a235SYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
280a846a235SYann Gautier 	 * We take the worst case which is 2 MMC blocks.
281a846a235SYann Gautier 	 */
282a846a235SYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
283a846a235SYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
284a846a235SYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
285a846a235SYann Gautier 				 bl_mem_params->image_info.image_size,
286a846a235SYann Gautier 				 2U * MMC_BLOCK_SIZE);
287a846a235SYann Gautier 	}
288a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
289a846a235SYann Gautier 
290a846a235SYann Gautier 	switch (image_id) {
291a846a235SYann Gautier 	case FW_CONFIG_ID:
292a846a235SYann Gautier 		/* Set global DTB info for fixed fw_config information */
293a846a235SYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
294a846a235SYann Gautier 				FW_CONFIG_ID);
295a846a235SYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
296a846a235SYann Gautier 
29703020b66SYann Gautier 		/* Iterate through all the fw config IDs */
29803020b66SYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
29903020b66SYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
30003020b66SYann Gautier 			assert(bl_mem_params != NULL);
30103020b66SYann Gautier 
30203020b66SYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
30303020b66SYann Gautier 			if (config_info == NULL) {
30403020b66SYann Gautier 				continue;
30503020b66SYann Gautier 			}
30603020b66SYann Gautier 
30703020b66SYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
30803020b66SYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
30903020b66SYann Gautier 
31003020b66SYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
31103020b66SYann Gautier 
31203020b66SYann Gautier 			switch (image_ids[i]) {
31303020b66SYann Gautier 			case BL31_IMAGE_ID:
31403020b66SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
31503020b66SYann Gautier 				break;
31603020b66SYann Gautier 			default:
31703020b66SYann Gautier 				return -EINVAL;
31803020b66SYann Gautier 			}
31903020b66SYann Gautier 		}
32003020b66SYann Gautier 
32160d07584SYann Gautier 		/*
32260d07584SYann Gautier 		 * After this step, the BL2 device tree area will be overwritten
32360d07584SYann Gautier 		 * with BL31 binary, no other data should be read from BL2 DT.
32460d07584SYann Gautier 		 */
325a846a235SYann Gautier 
326a846a235SYann Gautier 		break;
327a846a235SYann Gautier 
328a846a235SYann Gautier 	default:
329a846a235SYann Gautier 		/* Do nothing in default case */
330a846a235SYann Gautier 		break;
331a846a235SYann Gautier 	}
332a846a235SYann Gautier 
333a846a235SYann Gautier 	return err;
334a846a235SYann Gautier }
335