xref: /rk3399_ARM-atf/plat/st/stm32mp2/bl2_plat_setup.c (revision 03020b6688b459da84bdb2a3fb58c99916bfd7f7)
135527fb4SYann Gautier /*
2cb0d6b5bSYann Gautier  * Copyright (c) 2023-2024, STMicroelectronics - All Rights Reserved
335527fb4SYann Gautier  *
435527fb4SYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
535527fb4SYann Gautier  */
635527fb4SYann Gautier 
7a846a235SYann Gautier #include <assert.h>
835527fb4SYann Gautier #include <cdefs.h>
9*03020b66SYann Gautier #include <errno.h>
1035527fb4SYann Gautier #include <stdint.h>
1135527fb4SYann Gautier 
12197ac780SYann Gautier #include <common/debug.h>
13a846a235SYann Gautier #include <common/desc_image_load.h>
14db77f8bfSYann Gautier #include <drivers/clk.h>
15a846a235SYann Gautier #include <drivers/mmc.h>
16c3a75341SYann Gautier #include <drivers/st/regulator_fixed.h>
175e0be8c0SYann Gautier #include <drivers/st/stm32mp2_ddr_helpers.h>
18db77f8bfSYann Gautier #include <lib/fconf/fconf.h>
19db77f8bfSYann Gautier #include <lib/fconf/fconf_dyn_cfg_getter.h>
20db77f8bfSYann Gautier #include <lib/mmio.h>
21db77f8bfSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
22cb0d6b5bSYann Gautier #include <plat/common/platform.h>
23cb0d6b5bSYann Gautier 
24197ac780SYann Gautier #include <platform_def.h>
2587a940e0SYann Gautier #include <stm32mp_common.h>
26db77f8bfSYann Gautier #include <stm32mp_dt.h>
27db77f8bfSYann Gautier 
28db77f8bfSYann Gautier #define BOOT_CTX_ADDR	0x0e000020UL
29db77f8bfSYann Gautier 
30db77f8bfSYann Gautier static void print_reset_reason(void)
31db77f8bfSYann Gautier {
32db77f8bfSYann Gautier 	uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_C1BOOTRSTSCLRR);
33db77f8bfSYann Gautier 
34db77f8bfSYann Gautier 	if (rstsr == 0U) {
35db77f8bfSYann Gautier 		WARN("Reset reason unknown\n");
36db77f8bfSYann Gautier 		return;
37db77f8bfSYann Gautier 	}
38db77f8bfSYann Gautier 
39db77f8bfSYann Gautier 	INFO("Reset reason (0x%x):\n", rstsr);
40db77f8bfSYann Gautier 
41db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) == 0U) {
42db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_STBYC1RSTF) != 0U) {
43db77f8bfSYann Gautier 			INFO("System exits from Standby for CA35\n");
44db77f8bfSYann Gautier 			return;
45db77f8bfSYann Gautier 		}
46db77f8bfSYann Gautier 
47db77f8bfSYann Gautier 		if ((rstsr & RCC_C1BOOTRSTSCLRR_D1STBYRSTF) != 0U) {
48db77f8bfSYann Gautier 			INFO("D1 domain exits from DStandby\n");
49db77f8bfSYann Gautier 			return;
50db77f8bfSYann Gautier 		}
51db77f8bfSYann Gautier 	}
52db77f8bfSYann Gautier 
53db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PORRSTF) != 0U) {
54db77f8bfSYann Gautier 		INFO("  Power-on Reset (rst_por)\n");
55db77f8bfSYann Gautier 		return;
56db77f8bfSYann Gautier 	}
57db77f8bfSYann Gautier 
58db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_BORRSTF) != 0U) {
59db77f8bfSYann Gautier 		INFO("  Brownout Reset (rst_bor)\n");
60db77f8bfSYann Gautier 		return;
61db77f8bfSYann Gautier 	}
62db77f8bfSYann Gautier 
63db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC2RSTF) != 0U) {
64db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by M33\n");
65db77f8bfSYann Gautier 		return;
66db77f8bfSYann Gautier 	}
67db77f8bfSYann Gautier 
68db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSSETR_SYSC1RSTF) != 0U) {
69db77f8bfSYann Gautier 		INFO("  System reset (SYSRST) by A35\n");
70db77f8bfSYann Gautier 		return;
71db77f8bfSYann Gautier 	}
72db77f8bfSYann Gautier 
73db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_HCSSRSTF) != 0U) {
74db77f8bfSYann Gautier 		INFO("  Clock failure on HSE\n");
75db77f8bfSYann Gautier 		return;
76db77f8bfSYann Gautier 	}
77db77f8bfSYann Gautier 
78db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG1SYSRSTF) != 0U) {
79db77f8bfSYann Gautier 		INFO("  IWDG1 system reset (rst_iwdg1)\n");
80db77f8bfSYann Gautier 		return;
81db77f8bfSYann Gautier 	}
82db77f8bfSYann Gautier 
83db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG2SYSRSTF) != 0U) {
84db77f8bfSYann Gautier 		INFO("  IWDG2 system reset (rst_iwdg2)\n");
85db77f8bfSYann Gautier 		return;
86db77f8bfSYann Gautier 	}
87db77f8bfSYann Gautier 
88db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG3SYSRSTF) != 0U) {
89db77f8bfSYann Gautier 		INFO("  IWDG3 system reset (rst_iwdg3)\n");
90db77f8bfSYann Gautier 		return;
91db77f8bfSYann Gautier 	}
92db77f8bfSYann Gautier 
93db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG4SYSRSTF) != 0U) {
94db77f8bfSYann Gautier 		INFO("  IWDG4 system reset (rst_iwdg4)\n");
95db77f8bfSYann Gautier 		return;
96db77f8bfSYann Gautier 	}
97db77f8bfSYann Gautier 
98db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_IWDG5SYSRSTF) != 0U) {
99db77f8bfSYann Gautier 		INFO("  IWDG5 system reset (rst_iwdg5)\n");
100db77f8bfSYann Gautier 		return;
101db77f8bfSYann Gautier 	}
102db77f8bfSYann Gautier 
103db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1P1RSTF) != 0U) {
104db77f8bfSYann Gautier 		INFO("  A35 processor core 1 reset\n");
105db77f8bfSYann Gautier 		return;
106db77f8bfSYann Gautier 	}
107db77f8bfSYann Gautier 
108db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_PADRSTF) != 0U) {
109db77f8bfSYann Gautier 		INFO("  Pad Reset from NRST\n");
110db77f8bfSYann Gautier 		return;
111db77f8bfSYann Gautier 	}
112db77f8bfSYann Gautier 
113db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_VCORERSTF) != 0U) {
114db77f8bfSYann Gautier 		INFO("  Reset due to a failure of VDD_CORE\n");
115db77f8bfSYann Gautier 		return;
116db77f8bfSYann Gautier 	}
117db77f8bfSYann Gautier 
118db77f8bfSYann Gautier 	if ((rstsr & RCC_C1BOOTRSTSCLRR_C1RSTF) != 0U) {
119db77f8bfSYann Gautier 		INFO("  A35 processor reset\n");
120db77f8bfSYann Gautier 		return;
121db77f8bfSYann Gautier 	}
122db77f8bfSYann Gautier 
123db77f8bfSYann Gautier 	ERROR("  Unidentified reset reason\n");
124db77f8bfSYann Gautier }
12587a940e0SYann Gautier 
12635527fb4SYann Gautier void bl2_el3_early_platform_setup(u_register_t arg0 __unused,
12735527fb4SYann Gautier 				  u_register_t arg1 __unused,
12835527fb4SYann Gautier 				  u_register_t arg2 __unused,
12935527fb4SYann Gautier 				  u_register_t arg3 __unused)
13035527fb4SYann Gautier {
131db77f8bfSYann Gautier 	stm32mp_save_boot_ctx_address(BOOT_CTX_ADDR);
13235527fb4SYann Gautier }
13335527fb4SYann Gautier 
13435527fb4SYann Gautier void bl2_platform_setup(void)
13535527fb4SYann Gautier {
13635527fb4SYann Gautier }
13735527fb4SYann Gautier 
138db77f8bfSYann Gautier static void reset_backup_domain(void)
139db77f8bfSYann Gautier {
140db77f8bfSYann Gautier 	uintptr_t pwr_base = stm32mp_pwr_base();
141db77f8bfSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
142db77f8bfSYann Gautier 
143db77f8bfSYann Gautier 	/*
144db77f8bfSYann Gautier 	 * Disable the backup domain write protection.
145db77f8bfSYann Gautier 	 * The protection is enable at each reset by hardware
146db77f8bfSYann Gautier 	 * and must be disabled by software.
147db77f8bfSYann Gautier 	 */
148db77f8bfSYann Gautier 	mmio_setbits_32(pwr_base + PWR_BDCR1, PWR_BDCR1_DBD3P);
149db77f8bfSYann Gautier 
150db77f8bfSYann Gautier 	while ((mmio_read_32(pwr_base + PWR_BDCR1) & PWR_BDCR1_DBD3P) == 0U) {
151db77f8bfSYann Gautier 		;
152db77f8bfSYann Gautier 	}
153db77f8bfSYann Gautier 
154db77f8bfSYann Gautier 	/* Reset backup domain on cold boot cases */
155db77f8bfSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCCKEN) == 0U) {
156db77f8bfSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
157db77f8bfSYann Gautier 
158db77f8bfSYann Gautier 		while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) == 0U) {
159db77f8bfSYann Gautier 			;
160db77f8bfSYann Gautier 		}
161db77f8bfSYann Gautier 
162db77f8bfSYann Gautier 		mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
163db77f8bfSYann Gautier 	}
164db77f8bfSYann Gautier }
165db77f8bfSYann Gautier 
16635527fb4SYann Gautier void bl2_el3_plat_arch_setup(void)
16735527fb4SYann Gautier {
168db77f8bfSYann Gautier 	const char *board_model;
169db77f8bfSYann Gautier 	boot_api_context_t *boot_context =
170db77f8bfSYann Gautier 		(boot_api_context_t *)stm32mp_get_boot_ctx_address();
171db77f8bfSYann Gautier 
172197ac780SYann Gautier 	if (stm32_otp_probe() != 0U) {
17347ea3033SYann Gautier 		EARLY_ERROR("OTP probe failed\n");
174197ac780SYann Gautier 		panic();
175197ac780SYann Gautier 	}
176db77f8bfSYann Gautier 
177db77f8bfSYann Gautier 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
178db77f8bfSYann Gautier 			BL_CODE_END - BL_CODE_BASE,
179db77f8bfSYann Gautier 			MT_CODE | MT_SECURE);
180db77f8bfSYann Gautier 
181db77f8bfSYann Gautier 	configure_mmu();
182db77f8bfSYann Gautier 
183db77f8bfSYann Gautier 	if (dt_open_and_check(STM32MP_DTB_BASE) < 0) {
184db77f8bfSYann Gautier 		panic();
185db77f8bfSYann Gautier 	}
186db77f8bfSYann Gautier 
187db77f8bfSYann Gautier 	reset_backup_domain();
188db77f8bfSYann Gautier 
1895e0be8c0SYann Gautier 	/*
1905e0be8c0SYann Gautier 	 * Initialize DDR sub-system clock. This needs to be done before enabling DDR PLL (PLL2),
1915e0be8c0SYann Gautier 	 * and so before stm32mp2_clk_init().
1925e0be8c0SYann Gautier 	 */
1935e0be8c0SYann Gautier 	ddr_sub_system_clk_init();
1945e0be8c0SYann Gautier 
195db77f8bfSYann Gautier 	if (stm32mp2_clk_init() < 0) {
196db77f8bfSYann Gautier 		panic();
197db77f8bfSYann Gautier 	}
198db77f8bfSYann Gautier 
199db77f8bfSYann Gautier 	stm32_save_boot_info(boot_context);
200db77f8bfSYann Gautier 
201db77f8bfSYann Gautier 	if (stm32mp_uart_console_setup() != 0) {
202db77f8bfSYann Gautier 		goto skip_console_init;
203db77f8bfSYann Gautier 	}
204db77f8bfSYann Gautier 
205381b2a6bSYann Gautier 	stm32mp_print_cpuinfo();
206381b2a6bSYann Gautier 
207db77f8bfSYann Gautier 	board_model = dt_get_board_model();
208db77f8bfSYann Gautier 	if (board_model != NULL) {
209db77f8bfSYann Gautier 		NOTICE("Model: %s\n", board_model);
210db77f8bfSYann Gautier 	}
211db77f8bfSYann Gautier 
212cdaced36SYann Gautier 	stm32mp_print_boardinfo();
213cdaced36SYann Gautier 
214db77f8bfSYann Gautier 	print_reset_reason();
215db77f8bfSYann Gautier 
216db77f8bfSYann Gautier skip_console_init:
217c3a75341SYann Gautier 	if (fixed_regulator_register() != 0) {
218c3a75341SYann Gautier 		panic();
219c3a75341SYann Gautier 	}
220c3a75341SYann Gautier 
221db77f8bfSYann Gautier 	fconf_populate("TB_FW", STM32MP_DTB_BASE);
222db77f8bfSYann Gautier 
223db77f8bfSYann Gautier 	stm32mp_io_setup();
22435527fb4SYann Gautier }
225a846a235SYann Gautier 
226a846a235SYann Gautier /*******************************************************************************
227a846a235SYann Gautier  * This function can be used by the platforms to update/use image
228a846a235SYann Gautier  * information for given `image_id`.
229a846a235SYann Gautier  ******************************************************************************/
230a846a235SYann Gautier int bl2_plat_handle_post_image_load(unsigned int image_id)
231a846a235SYann Gautier {
232a846a235SYann Gautier 	int err = 0;
233*03020b66SYann Gautier 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
234*03020b66SYann Gautier 	const struct dyn_cfg_dtb_info_t *config_info;
235*03020b66SYann Gautier 	unsigned int i;
236*03020b66SYann Gautier 	const unsigned int image_ids[] = {
237*03020b66SYann Gautier 		BL31_IMAGE_ID,
238*03020b66SYann Gautier 	};
239a846a235SYann Gautier 
240a846a235SYann Gautier 	assert(bl_mem_params != NULL);
241a846a235SYann Gautier 
242a846a235SYann Gautier #if STM32MP_SDMMC || STM32MP_EMMC
243a846a235SYann Gautier 	/*
244a846a235SYann Gautier 	 * Invalidate remaining data read from MMC but not flushed by load_image_flush().
245a846a235SYann Gautier 	 * We take the worst case which is 2 MMC blocks.
246a846a235SYann Gautier 	 */
247a846a235SYann Gautier 	if ((image_id != FW_CONFIG_ID) &&
248a846a235SYann Gautier 	    ((bl_mem_params->image_info.h.attr & IMAGE_ATTRIB_SKIP_LOADING) == 0U)) {
249a846a235SYann Gautier 		inv_dcache_range(bl_mem_params->image_info.image_base +
250a846a235SYann Gautier 				 bl_mem_params->image_info.image_size,
251a846a235SYann Gautier 				 2U * MMC_BLOCK_SIZE);
252a846a235SYann Gautier 	}
253a846a235SYann Gautier #endif /* STM32MP_SDMMC || STM32MP_EMMC */
254a846a235SYann Gautier 
255a846a235SYann Gautier 	switch (image_id) {
256a846a235SYann Gautier 	case FW_CONFIG_ID:
257a846a235SYann Gautier 		/* Set global DTB info for fixed fw_config information */
258a846a235SYann Gautier 		set_config_info(STM32MP_FW_CONFIG_BASE, ~0UL, STM32MP_FW_CONFIG_MAX_SIZE,
259a846a235SYann Gautier 				FW_CONFIG_ID);
260a846a235SYann Gautier 		fconf_populate("FW_CONFIG", STM32MP_FW_CONFIG_BASE);
261a846a235SYann Gautier 
262*03020b66SYann Gautier 		/* Iterate through all the fw config IDs */
263*03020b66SYann Gautier 		for (i = 0U; i < ARRAY_SIZE(image_ids); i++) {
264*03020b66SYann Gautier 			bl_mem_params = get_bl_mem_params_node(image_ids[i]);
265*03020b66SYann Gautier 			assert(bl_mem_params != NULL);
266*03020b66SYann Gautier 
267*03020b66SYann Gautier 			config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, image_ids[i]);
268*03020b66SYann Gautier 			if (config_info == NULL) {
269*03020b66SYann Gautier 				continue;
270*03020b66SYann Gautier 			}
271*03020b66SYann Gautier 
272*03020b66SYann Gautier 			bl_mem_params->image_info.image_base = config_info->config_addr;
273*03020b66SYann Gautier 			bl_mem_params->image_info.image_max_size = config_info->config_max_size;
274*03020b66SYann Gautier 
275*03020b66SYann Gautier 			bl_mem_params->image_info.h.attr &= ~IMAGE_ATTRIB_SKIP_LOADING;
276*03020b66SYann Gautier 
277*03020b66SYann Gautier 			switch (image_ids[i]) {
278*03020b66SYann Gautier 			case BL31_IMAGE_ID:
279*03020b66SYann Gautier 				bl_mem_params->ep_info.pc = config_info->config_addr;
280*03020b66SYann Gautier 				break;
281*03020b66SYann Gautier 			default:
282*03020b66SYann Gautier 				return -EINVAL;
283*03020b66SYann Gautier 			}
284*03020b66SYann Gautier 		}
285*03020b66SYann Gautier 
28660d07584SYann Gautier 		/*
28760d07584SYann Gautier 		 * After this step, the BL2 device tree area will be overwritten
28860d07584SYann Gautier 		 * with BL31 binary, no other data should be read from BL2 DT.
28960d07584SYann Gautier 		 */
290a846a235SYann Gautier 
291a846a235SYann Gautier 		break;
292a846a235SYann Gautier 
293a846a235SYann Gautier 	default:
294a846a235SYann Gautier 		/* Do nothing in default case */
295a846a235SYann Gautier 		break;
296a846a235SYann Gautier 	}
297a846a235SYann Gautier 
298a846a235SYann Gautier 	return err;
299a846a235SYann Gautier }
300