xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision ffb3f2771340a75c713c992a11501f963ddc310f)
1c9d75b3cSYann Gautier /*
2e6cc3ccfSYann Gautier  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
910e7a9e9SYann Gautier #include <libfdt.h>
1010e7a9e9SYann Gautier 
11c9d75b3cSYann Gautier #include <platform_def.h>
12c9d75b3cSYann Gautier 
1373680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
14c9d75b3cSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
15c9d75b3cSYann Gautier 
1610e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
1710e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
1910e7a9e9SYann Gautier #define BOARD_ID_VARIANT_MASK		GENMASK(15, 12)
2010e7a9e9SYann Gautier #define BOARD_ID_VARIANT_SHIFT		12
2110e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
2310e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2410e7a9e9SYann Gautier 
2510e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
2610e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
2710e7a9e9SYann Gautier #define BOARD_ID2VAR(_id)		(((_id) & BOARD_ID_VARIANT_MASK) >> \
2810e7a9e9SYann Gautier 					 BOARD_ID_VARIANT_SHIFT)
2910e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3010e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
3110e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3210e7a9e9SYann Gautier 
330754143aSEtienne Carriere #if defined(IMAGE_BL2)
340754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
353f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
36c9d75b3cSYann Gautier 					MT_MEMORY | \
37c9d75b3cSYann Gautier 					MT_RW | \
38c9d75b3cSYann Gautier 					MT_SECURE | \
39c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
400754143aSEtienne Carriere #elif defined(IMAGE_BL32)
410754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \
420754143aSEtienne Carriere 					STM32MP_SEC_SYSRAM_SIZE, \
430754143aSEtienne Carriere 					MT_MEMORY | \
440754143aSEtienne Carriere 					MT_RW | \
450754143aSEtienne Carriere 					MT_SECURE | \
460754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
470754143aSEtienne Carriere 
480754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */
490754143aSEtienne Carriere #define MAP_NS_SYSRAM	MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \
500754143aSEtienne Carriere 					STM32MP_NS_SYSRAM_SIZE, \
510754143aSEtienne Carriere 					MT_DEVICE | \
520754143aSEtienne Carriere 					MT_RW | \
530754143aSEtienne Carriere 					MT_NS | \
540754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
550754143aSEtienne Carriere #endif
56c9d75b3cSYann Gautier 
57c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
58c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
59c9d75b3cSYann Gautier 					MT_DEVICE | \
60c9d75b3cSYann Gautier 					MT_RW | \
61c9d75b3cSYann Gautier 					MT_SECURE | \
62c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
63c9d75b3cSYann Gautier 
64c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
65c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
66c9d75b3cSYann Gautier 					MT_DEVICE | \
67c9d75b3cSYann Gautier 					MT_RW | \
68c9d75b3cSYann Gautier 					MT_SECURE | \
69c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
70c9d75b3cSYann Gautier 
71c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
72c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
730754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
74c9d75b3cSYann Gautier 	MAP_DEVICE1,
75c9d75b3cSYann Gautier 	MAP_DEVICE2,
76c9d75b3cSYann Gautier 	{0}
77c9d75b3cSYann Gautier };
78c9d75b3cSYann Gautier #endif
79c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
80c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
810754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
820754143aSEtienne Carriere 	MAP_NS_SYSRAM,
83c9d75b3cSYann Gautier 	MAP_DEVICE1,
84c9d75b3cSYann Gautier 	MAP_DEVICE2,
85c9d75b3cSYann Gautier 	{0}
86c9d75b3cSYann Gautier };
87c9d75b3cSYann Gautier #endif
88c9d75b3cSYann Gautier 
89c9d75b3cSYann Gautier void configure_mmu(void)
90c9d75b3cSYann Gautier {
91c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
92c9d75b3cSYann Gautier 	init_xlat_tables();
93c9d75b3cSYann Gautier 
94c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
95c9d75b3cSYann Gautier }
968f282daeSYann Gautier 
97c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
98c0ea3b1bSEtienne Carriere {
99c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
100c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
101c0ea3b1bSEtienne Carriere 	}
102c0ea3b1bSEtienne Carriere 
103c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
104c0ea3b1bSEtienne Carriere 
105c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
106c0ea3b1bSEtienne Carriere }
107c0ea3b1bSEtienne Carriere 
108c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
109c0ea3b1bSEtienne Carriere {
110c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
111c0ea3b1bSEtienne Carriere 		return 0;
112c0ea3b1bSEtienne Carriere 	}
113c0ea3b1bSEtienne Carriere 
114c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
115c0ea3b1bSEtienne Carriere 
116c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
117c0ea3b1bSEtienne Carriere }
118c0ea3b1bSEtienne Carriere 
1198f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1208f282daeSYann Gautier {
1218f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1228f282daeSYann Gautier 		return GPIOZ;
1238f282daeSYann Gautier 	}
1248f282daeSYann Gautier 
1258f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
1268f282daeSYann Gautier 
1278f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1288f282daeSYann Gautier }
12973680c23SYann Gautier 
130ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
131ccc199edSEtienne Carriere {
132ccc199edSEtienne Carriere 	switch (bank) {
133ccc199edSEtienne Carriere 	case GPIO_BANK_A:
134ccc199edSEtienne Carriere 	case GPIO_BANK_B:
135ccc199edSEtienne Carriere 	case GPIO_BANK_C:
136ccc199edSEtienne Carriere 	case GPIO_BANK_D:
137ccc199edSEtienne Carriere 	case GPIO_BANK_E:
138ccc199edSEtienne Carriere 	case GPIO_BANK_F:
139ccc199edSEtienne Carriere 	case GPIO_BANK_G:
140ccc199edSEtienne Carriere 	case GPIO_BANK_H:
141ccc199edSEtienne Carriere 	case GPIO_BANK_I:
142ccc199edSEtienne Carriere 	case GPIO_BANK_J:
143ccc199edSEtienne Carriere 	case GPIO_BANK_K:
144ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller");
145ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
146ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller-z");
147ccc199edSEtienne Carriere 	default:
148ccc199edSEtienne Carriere 		panic();
149ccc199edSEtienne Carriere 	}
150ccc199edSEtienne Carriere }
151ccc199edSEtienne Carriere 
152dec286ddSYann Gautier static int get_part_number(uint32_t *part_nb)
153dec286ddSYann Gautier {
154dec286ddSYann Gautier 	uint32_t part_number;
155dec286ddSYann Gautier 	uint32_t dev_id;
156dec286ddSYann Gautier 
157dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
158dec286ddSYann Gautier 		return -1;
159dec286ddSYann Gautier 	}
160dec286ddSYann Gautier 
161dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) {
162dec286ddSYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
163dec286ddSYann Gautier 		return -1;
164dec286ddSYann Gautier 	}
165dec286ddSYann Gautier 
166dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
167dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
168dec286ddSYann Gautier 
169dec286ddSYann Gautier 	*part_nb = part_number | (dev_id << 16);
170dec286ddSYann Gautier 
171dec286ddSYann Gautier 	return 0;
172dec286ddSYann Gautier }
173dec286ddSYann Gautier 
174dec286ddSYann Gautier static int get_cpu_package(uint32_t *cpu_package)
175dec286ddSYann Gautier {
176dec286ddSYann Gautier 	uint32_t package;
177dec286ddSYann Gautier 
178dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) {
179dec286ddSYann Gautier 		ERROR("BSEC: PACKAGE_OTP Error\n");
180dec286ddSYann Gautier 		return -1;
181dec286ddSYann Gautier 	}
182dec286ddSYann Gautier 
183dec286ddSYann Gautier 	*cpu_package = (package & PACKAGE_OTP_PKG_MASK) >>
184dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
185dec286ddSYann Gautier 
186dec286ddSYann Gautier 	return 0;
187dec286ddSYann Gautier }
188dec286ddSYann Gautier 
189dec286ddSYann Gautier void stm32mp_print_cpuinfo(void)
190dec286ddSYann Gautier {
191dec286ddSYann Gautier 	const char *cpu_s, *cpu_r, *pkg;
192dec286ddSYann Gautier 	uint32_t part_number;
193dec286ddSYann Gautier 	uint32_t cpu_package;
194dec286ddSYann Gautier 	uint32_t chip_dev_id;
195dec286ddSYann Gautier 	int ret;
196dec286ddSYann Gautier 
197dec286ddSYann Gautier 	/* MPUs Part Numbers */
198dec286ddSYann Gautier 	ret = get_part_number(&part_number);
199dec286ddSYann Gautier 	if (ret < 0) {
200dec286ddSYann Gautier 		WARN("Cannot get part number\n");
201dec286ddSYann Gautier 		return;
202dec286ddSYann Gautier 	}
203dec286ddSYann Gautier 
204dec286ddSYann Gautier 	switch (part_number) {
205dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
206dec286ddSYann Gautier 		cpu_s = "157C";
207dec286ddSYann Gautier 		break;
208dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
209dec286ddSYann Gautier 		cpu_s = "157A";
210dec286ddSYann Gautier 		break;
211dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
212dec286ddSYann Gautier 		cpu_s = "153C";
213dec286ddSYann Gautier 		break;
214dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
215dec286ddSYann Gautier 		cpu_s = "153A";
216dec286ddSYann Gautier 		break;
217dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
218dec286ddSYann Gautier 		cpu_s = "151C";
219dec286ddSYann Gautier 		break;
220dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
221dec286ddSYann Gautier 		cpu_s = "151A";
222dec286ddSYann Gautier 		break;
223dec286ddSYann Gautier 	default:
224dec286ddSYann Gautier 		cpu_s = "????";
225dec286ddSYann Gautier 		break;
226dec286ddSYann Gautier 	}
227dec286ddSYann Gautier 
228dec286ddSYann Gautier 	/* Package */
229dec286ddSYann Gautier 	ret = get_cpu_package(&cpu_package);
230dec286ddSYann Gautier 	if (ret < 0) {
231dec286ddSYann Gautier 		WARN("Cannot get CPU package\n");
232dec286ddSYann Gautier 		return;
233dec286ddSYann Gautier 	}
234dec286ddSYann Gautier 
235dec286ddSYann Gautier 	switch (cpu_package) {
236dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
237dec286ddSYann Gautier 		pkg = "AA";
238dec286ddSYann Gautier 		break;
239dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
240dec286ddSYann Gautier 		pkg = "AB";
241dec286ddSYann Gautier 		break;
242dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
243dec286ddSYann Gautier 		pkg = "AC";
244dec286ddSYann Gautier 		break;
245dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
246dec286ddSYann Gautier 		pkg = "AD";
247dec286ddSYann Gautier 		break;
248dec286ddSYann Gautier 	default:
249dec286ddSYann Gautier 		pkg = "??";
250dec286ddSYann Gautier 		break;
251dec286ddSYann Gautier 	}
252dec286ddSYann Gautier 
253dec286ddSYann Gautier 	/* REVISION */
254dec286ddSYann Gautier 	ret = stm32mp1_dbgmcu_get_chip_version(&chip_dev_id);
255dec286ddSYann Gautier 	if (ret < 0) {
256dec286ddSYann Gautier 		WARN("Cannot get CPU version\n");
257dec286ddSYann Gautier 		return;
258dec286ddSYann Gautier 	}
259dec286ddSYann Gautier 
260dec286ddSYann Gautier 	switch (chip_dev_id) {
261dec286ddSYann Gautier 	case STM32MP1_REV_B:
262dec286ddSYann Gautier 		cpu_r = "B";
263dec286ddSYann Gautier 		break;
264*ffb3f277SLionel Debieve 	case STM32MP1_REV_Z:
265*ffb3f277SLionel Debieve 		cpu_r = "Z";
266*ffb3f277SLionel Debieve 		break;
267dec286ddSYann Gautier 	default:
268dec286ddSYann Gautier 		cpu_r = "?";
269dec286ddSYann Gautier 		break;
270dec286ddSYann Gautier 	}
271dec286ddSYann Gautier 
272dec286ddSYann Gautier 	NOTICE("CPU: STM32MP%s%s Rev.%s\n", cpu_s, pkg, cpu_r);
273dec286ddSYann Gautier }
274dec286ddSYann Gautier 
27510e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
27610e7a9e9SYann Gautier {
27710e7a9e9SYann Gautier 	uint32_t board_id;
27810e7a9e9SYann Gautier 	uint32_t board_otp;
27910e7a9e9SYann Gautier 	int bsec_node, bsec_board_id_node;
28010e7a9e9SYann Gautier 	void *fdt;
28110e7a9e9SYann Gautier 	const fdt32_t *cuint;
28210e7a9e9SYann Gautier 
28310e7a9e9SYann Gautier 	if (fdt_get_address(&fdt) == 0) {
28410e7a9e9SYann Gautier 		panic();
28510e7a9e9SYann Gautier 	}
28610e7a9e9SYann Gautier 
28710e7a9e9SYann Gautier 	bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT);
28810e7a9e9SYann Gautier 	if (bsec_node < 0) {
28910e7a9e9SYann Gautier 		return;
29010e7a9e9SYann Gautier 	}
29110e7a9e9SYann Gautier 
29210e7a9e9SYann Gautier 	bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id");
29310e7a9e9SYann Gautier 	if (bsec_board_id_node <= 0) {
29410e7a9e9SYann Gautier 		return;
29510e7a9e9SYann Gautier 	}
29610e7a9e9SYann Gautier 
29710e7a9e9SYann Gautier 	cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL);
29810e7a9e9SYann Gautier 	if (cuint == NULL) {
29910e7a9e9SYann Gautier 		panic();
30010e7a9e9SYann Gautier 	}
30110e7a9e9SYann Gautier 
30210e7a9e9SYann Gautier 	board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t);
30310e7a9e9SYann Gautier 
30410e7a9e9SYann Gautier 	if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) {
30510e7a9e9SYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
30610e7a9e9SYann Gautier 		return;
30710e7a9e9SYann Gautier 	}
30810e7a9e9SYann Gautier 
30910e7a9e9SYann Gautier 	if (board_id != 0U) {
31010e7a9e9SYann Gautier 		char rev[2];
31110e7a9e9SYann Gautier 
31210e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
31310e7a9e9SYann Gautier 		rev[1] = '\0';
31410e7a9e9SYann Gautier 		NOTICE("Board: MB%04x Var%d Rev.%s-%02d\n",
31510e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
31610e7a9e9SYann Gautier 		       BOARD_ID2VAR(board_id),
31710e7a9e9SYann Gautier 		       rev,
31810e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
31910e7a9e9SYann Gautier 	}
32010e7a9e9SYann Gautier }
32110e7a9e9SYann Gautier 
322b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
323b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
324b2182cdeSYann Gautier {
325b2182cdeSYann Gautier 	uint32_t part_number;
326b2182cdeSYann Gautier 	bool ret = false;
327b2182cdeSYann Gautier 
328b2182cdeSYann Gautier 	if (get_part_number(&part_number) < 0) {
329b2182cdeSYann Gautier 		ERROR("Invalid part number, assume single core chip");
330b2182cdeSYann Gautier 		return true;
331b2182cdeSYann Gautier 	}
332b2182cdeSYann Gautier 
333b2182cdeSYann Gautier 	switch (part_number) {
334b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
335b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
336b2182cdeSYann Gautier 		ret = true;
337b2182cdeSYann Gautier 		break;
338b2182cdeSYann Gautier 
339b2182cdeSYann Gautier 	default:
340b2182cdeSYann Gautier 		break;
341b2182cdeSYann Gautier 	}
342b2182cdeSYann Gautier 
343b2182cdeSYann Gautier 	return ret;
344b2182cdeSYann Gautier }
345b2182cdeSYann Gautier 
346f700423cSLionel Debieve /* Return true when device is in closed state */
347f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
348f700423cSLionel Debieve {
349f700423cSLionel Debieve 	uint32_t value;
350f700423cSLionel Debieve 
351f700423cSLionel Debieve 	if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) ||
352f700423cSLionel Debieve 	    (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) {
353f700423cSLionel Debieve 		return true;
354f700423cSLionel Debieve 	}
355f700423cSLionel Debieve 
356f700423cSLionel Debieve 	return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED;
357f700423cSLionel Debieve }
358f700423cSLionel Debieve 
35973680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
36073680c23SYann Gautier {
36173680c23SYann Gautier 	switch (base) {
36273680c23SYann Gautier 	case IWDG1_BASE:
36373680c23SYann Gautier 		return IWDG1_INST;
36473680c23SYann Gautier 	case IWDG2_BASE:
36573680c23SYann Gautier 		return IWDG2_INST;
36673680c23SYann Gautier 	default:
36773680c23SYann Gautier 		panic();
36873680c23SYann Gautier 	}
36973680c23SYann Gautier }
37073680c23SYann Gautier 
37173680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
37273680c23SYann Gautier {
37373680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
37473680c23SYann Gautier 	uint32_t otp_value;
37573680c23SYann Gautier 
37673680c23SYann Gautier #if defined(IMAGE_BL2)
37773680c23SYann Gautier 	if (bsec_shadow_register(HW2_OTP) != BSEC_OK) {
37873680c23SYann Gautier 		panic();
37973680c23SYann Gautier 	}
38073680c23SYann Gautier #endif
38173680c23SYann Gautier 
38273680c23SYann Gautier 	if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) {
38373680c23SYann Gautier 		panic();
38473680c23SYann Gautier 	}
38573680c23SYann Gautier 
38673680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
38773680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
38873680c23SYann Gautier 	}
38973680c23SYann Gautier 
39073680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
39173680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
39273680c23SYann Gautier 	}
39373680c23SYann Gautier 
39473680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
39573680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
39673680c23SYann Gautier 	}
39773680c23SYann Gautier 
39873680c23SYann Gautier 	return iwdg_cfg;
39973680c23SYann Gautier }
40073680c23SYann Gautier 
40173680c23SYann Gautier #if defined(IMAGE_BL2)
40273680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
40373680c23SYann Gautier {
40473680c23SYann Gautier 	uint32_t otp;
40573680c23SYann Gautier 	uint32_t result;
40673680c23SYann Gautier 
40773680c23SYann Gautier 	if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) {
40873680c23SYann Gautier 		panic();
40973680c23SYann Gautier 	}
41073680c23SYann Gautier 
41173680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STOP) != 0U) {
41273680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
41373680c23SYann Gautier 	}
41473680c23SYann Gautier 
41573680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) {
41673680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
41773680c23SYann Gautier 	}
41873680c23SYann Gautier 
41973680c23SYann Gautier 	result = bsec_write_otp(otp, HW2_OTP);
42073680c23SYann Gautier 	if (result != BSEC_OK) {
42173680c23SYann Gautier 		return result;
42273680c23SYann Gautier 	}
42373680c23SYann Gautier 
42473680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
42573680c23SYann Gautier 	if (!bsec_write_sr_lock(HW2_OTP, 1U) ||
42673680c23SYann Gautier 	    !bsec_write_sw_lock(HW2_OTP, 1U)) {
42773680c23SYann Gautier 		return BSEC_LOCK_FAIL;
42873680c23SYann Gautier 	}
42973680c23SYann Gautier 
43073680c23SYann Gautier 	return BSEC_OK;
43173680c23SYann Gautier }
43273680c23SYann Gautier #endif
433e6cc3ccfSYann Gautier 
434e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
435e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
436e6cc3ccfSYann Gautier {
437e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
438e6cc3ccfSYann Gautier 	uint32_t ddr_size;
439e6cc3ccfSYann Gautier 
440e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
441e6cc3ccfSYann Gautier 		return ddr_ns_size;
442e6cc3ccfSYann Gautier 	}
443e6cc3ccfSYann Gautier 
444e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
445e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
446e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
447e6cc3ccfSYann Gautier 		panic();
448e6cc3ccfSYann Gautier 	}
449e6cc3ccfSYann Gautier 
450e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
451e6cc3ccfSYann Gautier 
452e6cc3ccfSYann Gautier 	return ddr_ns_size;
453e6cc3ccfSYann Gautier }
454