xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision e633f9c52f7a6f48a65a7b131f96dc2af0529464)
1c9d75b3cSYann Gautier /*
2db3e0eceSYann Gautier  * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
933667d29SYann Gautier #include <drivers/clk.h>
10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h>
11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h>
124dc77a35SYann Gautier #include <lib/mmio.h>
13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
14ff7675ebSYann Gautier #include <libfdt.h>
1510e7a9e9SYann Gautier 
16ba02add9SSughosh Ganu #include <plat/common/platform.h>
17c9d75b3cSYann Gautier #include <platform_def.h>
18c9d75b3cSYann Gautier 
1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK		GENMASK(15, 12)
23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT		12
2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK		GENMASK(7, 4)
27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT		4
2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2910e7a9e9SYann Gautier 
3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
3110e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id)		(((_id) & BOARD_ID_VARCPN_MASK) >> \
33f964f5c3SPatrick Delaunay 					 BOARD_ID_VARCPN_SHIFT)
3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3510e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id)		(((_id) & BOARD_ID_VARFG_MASK) >> \
37f964f5c3SPatrick Delaunay 					 BOARD_ID_VARFG_SHIFT)
3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3910e7a9e9SYann Gautier 
404b031ab4SYann Gautier #if STM32MP13
414b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(30)
424b031ab4SYann Gautier #endif
434b031ab4SYann Gautier #if STM32MP15
444dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(20)
454b031ab4SYann Gautier #endif
464dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK		U(0x0000FF00)
474dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT	8
484dc77a35SYann Gautier 
49*e633f9c5SYann Gautier /*
50*e633f9c5SYann Gautier  * Backup register to store fwu update information.
51*e633f9c5SYann Gautier  * It should be writeable only by secure world, but also readable by non secure
52*e633f9c5SYann Gautier  * (so it should be in Zone 2).
53*e633f9c5SYann Gautier  */
54*e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_REG_ID	U(10)
55*e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_MSK	U(0xF)
56*e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_OFF	U(0)
57*e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_MSK	U(0xF0)
58*e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_OFF	U(4)
59ba02add9SSughosh Ganu 
600754143aSEtienne Carriere #if defined(IMAGE_BL2)
610754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
623f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
63c9d75b3cSYann Gautier 					MT_MEMORY | \
64c9d75b3cSYann Gautier 					MT_RW | \
65c9d75b3cSYann Gautier 					MT_SECURE | \
66c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
670754143aSEtienne Carriere #elif defined(IMAGE_BL32)
680754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \
690754143aSEtienne Carriere 					STM32MP_SEC_SYSRAM_SIZE, \
700754143aSEtienne Carriere 					MT_MEMORY | \
710754143aSEtienne Carriere 					MT_RW | \
720754143aSEtienne Carriere 					MT_SECURE | \
730754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
740754143aSEtienne Carriere 
750754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */
760754143aSEtienne Carriere #define MAP_NS_SYSRAM	MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \
770754143aSEtienne Carriere 					STM32MP_NS_SYSRAM_SIZE, \
780754143aSEtienne Carriere 					MT_DEVICE | \
790754143aSEtienne Carriere 					MT_RW | \
800754143aSEtienne Carriere 					MT_NS | \
810754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
820754143aSEtienne Carriere #endif
83c9d75b3cSYann Gautier 
84a5308745SYann Gautier #if STM32MP13
85a5308745SYann Gautier #define MAP_SRAM_ALL	MAP_REGION_FLAT(SRAMS_BASE, \
86a5308745SYann Gautier 					SRAMS_SIZE_2MB_ALIGNED, \
87a5308745SYann Gautier 					MT_MEMORY | \
88a5308745SYann Gautier 					MT_RW | \
89a5308745SYann Gautier 					MT_SECURE | \
90a5308745SYann Gautier 					MT_EXECUTE_NEVER)
91a5308745SYann Gautier #endif
92a5308745SYann Gautier 
93c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
94c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
95c9d75b3cSYann Gautier 					MT_DEVICE | \
96c9d75b3cSYann Gautier 					MT_RW | \
97c9d75b3cSYann Gautier 					MT_SECURE | \
98c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
99c9d75b3cSYann Gautier 
100c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
101c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
102c9d75b3cSYann Gautier 					MT_DEVICE | \
103c9d75b3cSYann Gautier 					MT_RW | \
104c9d75b3cSYann Gautier 					MT_SECURE | \
105c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
106c9d75b3cSYann Gautier 
107c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
108c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
1090754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
110a5308745SYann Gautier #if STM32MP13
111a5308745SYann Gautier 	MAP_SRAM_ALL,
112a5308745SYann Gautier #endif
113c9d75b3cSYann Gautier 	MAP_DEVICE1,
114db3e0eceSYann Gautier #if STM32MP_RAW_NAND
115c9d75b3cSYann Gautier 	MAP_DEVICE2,
116db3e0eceSYann Gautier #endif
117c9d75b3cSYann Gautier 	{0}
118c9d75b3cSYann Gautier };
119c9d75b3cSYann Gautier #endif
120c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
121c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
1220754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
1230754143aSEtienne Carriere 	MAP_NS_SYSRAM,
124c9d75b3cSYann Gautier 	MAP_DEVICE1,
125c9d75b3cSYann Gautier 	MAP_DEVICE2,
126c9d75b3cSYann Gautier 	{0}
127c9d75b3cSYann Gautier };
128c9d75b3cSYann Gautier #endif
129c9d75b3cSYann Gautier 
130c9d75b3cSYann Gautier void configure_mmu(void)
131c9d75b3cSYann Gautier {
132c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
133c9d75b3cSYann Gautier 	init_xlat_tables();
134c9d75b3cSYann Gautier 
135c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
136c9d75b3cSYann Gautier }
1378f282daeSYann Gautier 
138c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
139c0ea3b1bSEtienne Carriere {
140111a384cSYann Gautier #if STM32MP13
141111a384cSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I);
142111a384cSYann Gautier #endif
143111a384cSYann Gautier #if STM32MP15
144c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
145c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
146c0ea3b1bSEtienne Carriere 	}
147c0ea3b1bSEtienne Carriere 
148c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
149111a384cSYann Gautier #endif
150c0ea3b1bSEtienne Carriere 
151c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
152c0ea3b1bSEtienne Carriere }
153c0ea3b1bSEtienne Carriere 
154c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
155c0ea3b1bSEtienne Carriere {
156111a384cSYann Gautier #if STM32MP13
157111a384cSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I);
158111a384cSYann Gautier #endif
159111a384cSYann Gautier #if STM32MP15
160c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
161c0ea3b1bSEtienne Carriere 		return 0;
162c0ea3b1bSEtienne Carriere 	}
163c0ea3b1bSEtienne Carriere 
164c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
165111a384cSYann Gautier #endif
166c0ea3b1bSEtienne Carriere 
167c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
168c0ea3b1bSEtienne Carriere }
169c0ea3b1bSEtienne Carriere 
170737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank)
171737ad29bSYann Gautier {
172111a384cSYann Gautier #if STM32MP13
173111a384cSYann Gautier 	return true;
174111a384cSYann Gautier #endif
175111a384cSYann Gautier #if STM32MP15
176737ad29bSYann Gautier 	if (bank == GPIO_BANK_Z) {
177737ad29bSYann Gautier 		return true;
178737ad29bSYann Gautier 	}
179737ad29bSYann Gautier 
180737ad29bSYann Gautier 	return false;
181111a384cSYann Gautier #endif
182737ad29bSYann Gautier }
183737ad29bSYann Gautier 
1848f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1858f282daeSYann Gautier {
186111a384cSYann Gautier #if STM32MP13
187111a384cSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I);
188111a384cSYann Gautier #endif
189111a384cSYann Gautier #if STM32MP15
1908f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1918f282daeSYann Gautier 		return GPIOZ;
1928f282daeSYann Gautier 	}
1938f282daeSYann Gautier 
1948f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
195111a384cSYann Gautier #endif
1968f282daeSYann Gautier 
1978f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1988f282daeSYann Gautier }
19973680c23SYann Gautier 
200ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
201ccc199edSEtienne Carriere {
202ccc199edSEtienne Carriere 	switch (bank) {
203ccc199edSEtienne Carriere 	case GPIO_BANK_A:
204ccc199edSEtienne Carriere 	case GPIO_BANK_B:
205ccc199edSEtienne Carriere 	case GPIO_BANK_C:
206ccc199edSEtienne Carriere 	case GPIO_BANK_D:
207ccc199edSEtienne Carriere 	case GPIO_BANK_E:
208ccc199edSEtienne Carriere 	case GPIO_BANK_F:
209ccc199edSEtienne Carriere 	case GPIO_BANK_G:
210ccc199edSEtienne Carriere 	case GPIO_BANK_H:
211ccc199edSEtienne Carriere 	case GPIO_BANK_I:
212111a384cSYann Gautier #if STM32MP15
213ccc199edSEtienne Carriere 	case GPIO_BANK_J:
214ccc199edSEtienne Carriere 	case GPIO_BANK_K:
215111a384cSYann Gautier #endif
216ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller");
217111a384cSYann Gautier #if STM32MP15
218ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
219ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller-z");
220111a384cSYann Gautier #endif
221ccc199edSEtienne Carriere 	default:
222ccc199edSEtienne Carriere 		panic();
223ccc199edSEtienne Carriere 	}
224ccc199edSEtienne Carriere }
225ccc199edSEtienne Carriere 
226acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
2279083fa11SPatrick Delaunay /*
2289083fa11SPatrick Delaunay  * UART Management
2299083fa11SPatrick Delaunay  */
2309083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = {
2319083fa11SPatrick Delaunay 	USART1_BASE,
2329083fa11SPatrick Delaunay 	USART2_BASE,
2339083fa11SPatrick Delaunay 	USART3_BASE,
2349083fa11SPatrick Delaunay 	UART4_BASE,
2359083fa11SPatrick Delaunay 	UART5_BASE,
2369083fa11SPatrick Delaunay 	USART6_BASE,
2379083fa11SPatrick Delaunay 	UART7_BASE,
2389083fa11SPatrick Delaunay 	UART8_BASE,
2399083fa11SPatrick Delaunay };
2409083fa11SPatrick Delaunay 
2419083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb)
2429083fa11SPatrick Delaunay {
2439083fa11SPatrick Delaunay 	if ((instance_nb == 0U) ||
2449083fa11SPatrick Delaunay 	    (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) {
2459083fa11SPatrick Delaunay 		return 0U;
2469083fa11SPatrick Delaunay 	}
2479083fa11SPatrick Delaunay 
2489083fa11SPatrick Delaunay 	return stm32mp1_uart_addresses[instance_nb - 1U];
2499083fa11SPatrick Delaunay }
2509083fa11SPatrick Delaunay #endif
2519083fa11SPatrick Delaunay 
252d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
253d7176f03SYann Gautier struct gpio_bank_pin_list {
254d7176f03SYann Gautier 	uint32_t bank;
255d7176f03SYann Gautier 	uint32_t pin;
256d7176f03SYann Gautier };
257d7176f03SYann Gautier 
258d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = {
259d7176f03SYann Gautier 	{	/* USART2_RX: GPIOA3 */
260d7176f03SYann Gautier 		.bank = 0U,
261d7176f03SYann Gautier 		.pin = 3U,
262d7176f03SYann Gautier 	},
263d7176f03SYann Gautier 	{	/* USART3_RX: GPIOB12 */
264d7176f03SYann Gautier 		.bank = 1U,
265d7176f03SYann Gautier 		.pin = 12U,
266d7176f03SYann Gautier 	},
267d7176f03SYann Gautier 	{	/* UART4_RX: GPIOB2 */
268d7176f03SYann Gautier 		.bank = 1U,
269d7176f03SYann Gautier 		.pin = 2U,
270d7176f03SYann Gautier 	},
271d7176f03SYann Gautier 	{	/* UART5_RX: GPIOB4 */
272d7176f03SYann Gautier 		.bank = 1U,
273d7176f03SYann Gautier 		.pin = 5U,
274d7176f03SYann Gautier 	},
275d7176f03SYann Gautier 	{	/* USART6_RX: GPIOC7 */
276d7176f03SYann Gautier 		.bank = 2U,
277d7176f03SYann Gautier 		.pin = 7U,
278d7176f03SYann Gautier 	},
279d7176f03SYann Gautier 	{	/* UART7_RX: GPIOF6 */
280d7176f03SYann Gautier 		.bank = 5U,
281d7176f03SYann Gautier 		.pin = 6U,
282d7176f03SYann Gautier 	},
283d7176f03SYann Gautier 	{	/* UART8_RX: GPIOE0 */
284d7176f03SYann Gautier 		.bank = 4U,
285d7176f03SYann Gautier 		.pin = 0U,
286d7176f03SYann Gautier 	},
287d7176f03SYann Gautier };
288d7176f03SYann Gautier 
289d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void)
290d7176f03SYann Gautier {
291d7176f03SYann Gautier 	size_t i;
292d7176f03SYann Gautier 
293d7176f03SYann Gautier 	for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) {
294d7176f03SYann Gautier 		set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin);
295d7176f03SYann Gautier 	}
296d7176f03SYann Gautier }
297d7176f03SYann Gautier #endif
298d7176f03SYann Gautier 
29992661e01SYann Gautier uint32_t stm32mp_get_chip_version(void)
300dec286ddSYann Gautier {
3016512c3a6SYann Gautier #if STM32MP13
3026512c3a6SYann Gautier 	return stm32mp1_syscfg_get_chip_version();
3036512c3a6SYann Gautier #endif
3046512c3a6SYann Gautier #if STM32MP15
30592661e01SYann Gautier 	uint32_t version = 0U;
30692661e01SYann Gautier 
30792661e01SYann Gautier 	if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) {
30892661e01SYann Gautier 		INFO("Cannot get CPU version, debug disabled\n");
30992661e01SYann Gautier 		return 0U;
31092661e01SYann Gautier 	}
31192661e01SYann Gautier 
31292661e01SYann Gautier 	return version;
3136512c3a6SYann Gautier #endif
31492661e01SYann Gautier }
31592661e01SYann Gautier 
31692661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
31792661e01SYann Gautier {
3186512c3a6SYann Gautier #if STM32MP13
3196512c3a6SYann Gautier 	return stm32mp1_syscfg_get_chip_dev_id();
3206512c3a6SYann Gautier #endif
3216512c3a6SYann Gautier #if STM32MP15
322dec286ddSYann Gautier 	uint32_t dev_id;
323dec286ddSYann Gautier 
324dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
32592661e01SYann Gautier 		INFO("Use default chip ID, debug disabled\n");
32692661e01SYann Gautier 		dev_id = STM32MP1_CHIP_ID;
32792661e01SYann Gautier 	}
32892661e01SYann Gautier 
32992661e01SYann Gautier 	return dev_id;
3306512c3a6SYann Gautier #endif
33192661e01SYann Gautier }
33292661e01SYann Gautier 
33392661e01SYann Gautier static uint32_t get_part_number(void)
33492661e01SYann Gautier {
33592661e01SYann Gautier 	static uint32_t part_number;
33692661e01SYann Gautier 
33792661e01SYann Gautier 	if (part_number != 0U) {
33892661e01SYann Gautier 		return part_number;
339dec286ddSYann Gautier 	}
340dec286ddSYann Gautier 
341ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) {
34292661e01SYann Gautier 		panic();
343dec286ddSYann Gautier 	}
344dec286ddSYann Gautier 
345dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
346dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
347dec286ddSYann Gautier 
34892661e01SYann Gautier 	part_number |= stm32mp_get_chip_dev_id() << 16;
349dec286ddSYann Gautier 
35092661e01SYann Gautier 	return part_number;
351dec286ddSYann Gautier }
352dec286ddSYann Gautier 
35330eea116SYann Gautier #if STM32MP15
35492661e01SYann Gautier static uint32_t get_cpu_package(void)
355dec286ddSYann Gautier {
356dec286ddSYann Gautier 	uint32_t package;
357dec286ddSYann Gautier 
358ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) {
35992661e01SYann Gautier 		panic();
360dec286ddSYann Gautier 	}
361dec286ddSYann Gautier 
36292661e01SYann Gautier 	package = (package & PACKAGE_OTP_PKG_MASK) >>
363dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
364dec286ddSYann Gautier 
36592661e01SYann Gautier 	return package;
366dec286ddSYann Gautier }
36730eea116SYann Gautier #endif
368dec286ddSYann Gautier 
36992661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
370dec286ddSYann Gautier {
37192661e01SYann Gautier 	char *cpu_s, *cpu_r, *pkg;
372dec286ddSYann Gautier 
373dec286ddSYann Gautier 	/* MPUs Part Numbers */
37492661e01SYann Gautier 	switch (get_part_number()) {
37530eea116SYann Gautier #if STM32MP13
37630eea116SYann Gautier 	case STM32MP135F_PART_NB:
37730eea116SYann Gautier 		cpu_s = "135F";
37830eea116SYann Gautier 		break;
37930eea116SYann Gautier 	case STM32MP135D_PART_NB:
38030eea116SYann Gautier 		cpu_s = "135D";
38130eea116SYann Gautier 		break;
38230eea116SYann Gautier 	case STM32MP135C_PART_NB:
38330eea116SYann Gautier 		cpu_s = "135C";
38430eea116SYann Gautier 		break;
38530eea116SYann Gautier 	case STM32MP135A_PART_NB:
38630eea116SYann Gautier 		cpu_s = "135A";
38730eea116SYann Gautier 		break;
38830eea116SYann Gautier 	case STM32MP133F_PART_NB:
38930eea116SYann Gautier 		cpu_s = "133F";
39030eea116SYann Gautier 		break;
39130eea116SYann Gautier 	case STM32MP133D_PART_NB:
39230eea116SYann Gautier 		cpu_s = "133D";
39330eea116SYann Gautier 		break;
39430eea116SYann Gautier 	case STM32MP133C_PART_NB:
39530eea116SYann Gautier 		cpu_s = "133C";
39630eea116SYann Gautier 		break;
39730eea116SYann Gautier 	case STM32MP133A_PART_NB:
39830eea116SYann Gautier 		cpu_s = "133A";
39930eea116SYann Gautier 		break;
40030eea116SYann Gautier 	case STM32MP131F_PART_NB:
40130eea116SYann Gautier 		cpu_s = "131F";
40230eea116SYann Gautier 		break;
40330eea116SYann Gautier 	case STM32MP131D_PART_NB:
40430eea116SYann Gautier 		cpu_s = "131D";
40530eea116SYann Gautier 		break;
40630eea116SYann Gautier 	case STM32MP131C_PART_NB:
40730eea116SYann Gautier 		cpu_s = "131C";
40830eea116SYann Gautier 		break;
40930eea116SYann Gautier 	case STM32MP131A_PART_NB:
41030eea116SYann Gautier 		cpu_s = "131A";
41130eea116SYann Gautier 		break;
41230eea116SYann Gautier #endif
41330eea116SYann Gautier #if STM32MP15
414dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
415dec286ddSYann Gautier 		cpu_s = "157C";
416dec286ddSYann Gautier 		break;
417dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
418dec286ddSYann Gautier 		cpu_s = "157A";
419dec286ddSYann Gautier 		break;
420dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
421dec286ddSYann Gautier 		cpu_s = "153C";
422dec286ddSYann Gautier 		break;
423dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
424dec286ddSYann Gautier 		cpu_s = "153A";
425dec286ddSYann Gautier 		break;
426dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
427dec286ddSYann Gautier 		cpu_s = "151C";
428dec286ddSYann Gautier 		break;
429dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
430dec286ddSYann Gautier 		cpu_s = "151A";
431dec286ddSYann Gautier 		break;
4328ccf4954SLionel Debieve 	case STM32MP157F_PART_NB:
4338ccf4954SLionel Debieve 		cpu_s = "157F";
4348ccf4954SLionel Debieve 		break;
4358ccf4954SLionel Debieve 	case STM32MP157D_PART_NB:
4368ccf4954SLionel Debieve 		cpu_s = "157D";
4378ccf4954SLionel Debieve 		break;
4388ccf4954SLionel Debieve 	case STM32MP153F_PART_NB:
4398ccf4954SLionel Debieve 		cpu_s = "153F";
4408ccf4954SLionel Debieve 		break;
4418ccf4954SLionel Debieve 	case STM32MP153D_PART_NB:
4428ccf4954SLionel Debieve 		cpu_s = "153D";
4438ccf4954SLionel Debieve 		break;
4448ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
4458ccf4954SLionel Debieve 		cpu_s = "151F";
4468ccf4954SLionel Debieve 		break;
4478ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
4488ccf4954SLionel Debieve 		cpu_s = "151D";
4498ccf4954SLionel Debieve 		break;
45030eea116SYann Gautier #endif
451dec286ddSYann Gautier 	default:
452dec286ddSYann Gautier 		cpu_s = "????";
453dec286ddSYann Gautier 		break;
454dec286ddSYann Gautier 	}
455dec286ddSYann Gautier 
456dec286ddSYann Gautier 	/* Package */
45730eea116SYann Gautier #if STM32MP13
45830eea116SYann Gautier 	/* On STM32MP13, package is not present in OTP */
45930eea116SYann Gautier 	pkg = "";
46030eea116SYann Gautier #endif
46130eea116SYann Gautier #if STM32MP15
46292661e01SYann Gautier 	switch (get_cpu_package()) {
463dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
464dec286ddSYann Gautier 		pkg = "AA";
465dec286ddSYann Gautier 		break;
466dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
467dec286ddSYann Gautier 		pkg = "AB";
468dec286ddSYann Gautier 		break;
469dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
470dec286ddSYann Gautier 		pkg = "AC";
471dec286ddSYann Gautier 		break;
472dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
473dec286ddSYann Gautier 		pkg = "AD";
474dec286ddSYann Gautier 		break;
475dec286ddSYann Gautier 	default:
476dec286ddSYann Gautier 		pkg = "??";
477dec286ddSYann Gautier 		break;
478dec286ddSYann Gautier 	}
47930eea116SYann Gautier #endif
480dec286ddSYann Gautier 
481dec286ddSYann Gautier 	/* REVISION */
48292661e01SYann Gautier 	switch (stm32mp_get_chip_version()) {
483dec286ddSYann Gautier 	case STM32MP1_REV_B:
484dec286ddSYann Gautier 		cpu_r = "B";
485dec286ddSYann Gautier 		break;
486ffb3f277SLionel Debieve 	case STM32MP1_REV_Z:
487ffb3f277SLionel Debieve 		cpu_r = "Z";
488ffb3f277SLionel Debieve 		break;
489dec286ddSYann Gautier 	default:
490dec286ddSYann Gautier 		cpu_r = "?";
491dec286ddSYann Gautier 		break;
492dec286ddSYann Gautier 	}
493dec286ddSYann Gautier 
49492661e01SYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
49592661e01SYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
49692661e01SYann Gautier }
49792661e01SYann Gautier 
49892661e01SYann Gautier void stm32mp_print_cpuinfo(void)
49992661e01SYann Gautier {
50092661e01SYann Gautier 	char name[STM32_SOC_NAME_SIZE];
50192661e01SYann Gautier 
50292661e01SYann Gautier 	stm32mp_get_soc_name(name);
50392661e01SYann Gautier 	NOTICE("CPU: %s\n", name);
504dec286ddSYann Gautier }
505dec286ddSYann Gautier 
50610e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
50710e7a9e9SYann Gautier {
508ae3ce8b2SLionel Debieve 	uint32_t board_id = 0;
50910e7a9e9SYann Gautier 
510ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) {
51110e7a9e9SYann Gautier 		return;
51210e7a9e9SYann Gautier 	}
51310e7a9e9SYann Gautier 
51410e7a9e9SYann Gautier 	if (board_id != 0U) {
51510e7a9e9SYann Gautier 		char rev[2];
51610e7a9e9SYann Gautier 
51710e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
51810e7a9e9SYann Gautier 		rev[1] = '\0';
519ab049ec0SYann Gautier 		NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n",
52010e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
521f964f5c3SPatrick Delaunay 		       BOARD_ID2VARCPN(board_id),
522f964f5c3SPatrick Delaunay 		       BOARD_ID2VARFG(board_id),
52310e7a9e9SYann Gautier 		       rev,
52410e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
52510e7a9e9SYann Gautier 	}
52610e7a9e9SYann Gautier }
52710e7a9e9SYann Gautier 
528b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
529b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
530b2182cdeSYann Gautier {
5317b48a9f3SYann Gautier #if STM32MP13
5327b48a9f3SYann Gautier 	return true;
5337b48a9f3SYann Gautier #endif
5347b48a9f3SYann Gautier #if STM32MP15
535f7130e81SYann Gautier 	bool single_core = false;
536f7130e81SYann Gautier 
53792661e01SYann Gautier 	switch (get_part_number()) {
538b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
539b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
5408ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
5418ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
542f7130e81SYann Gautier 		single_core = true;
543f7130e81SYann Gautier 		break;
544b2182cdeSYann Gautier 	default:
545f7130e81SYann Gautier 		break;
546b2182cdeSYann Gautier 	}
547f7130e81SYann Gautier 
548f7130e81SYann Gautier 	return single_core;
5497b48a9f3SYann Gautier #endif
550b2182cdeSYann Gautier }
551b2182cdeSYann Gautier 
552f700423cSLionel Debieve /* Return true when device is in closed state */
553f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
554f700423cSLionel Debieve {
555f700423cSLionel Debieve 	uint32_t value;
556f700423cSLionel Debieve 
557ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(CFG0_OTP, &value) != 0) {
558f700423cSLionel Debieve 		return true;
559f700423cSLionel Debieve 	}
560f700423cSLionel Debieve 
5611c37d0c1SNicolas Le Bayon #if STM32MP13
5621c37d0c1SNicolas Le Bayon 	value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT;
5631c37d0c1SNicolas Le Bayon 
5641c37d0c1SNicolas Le Bayon 	switch (value) {
5651c37d0c1SNicolas Le Bayon 	case CFG0_OPEN_DEVICE:
5661c37d0c1SNicolas Le Bayon 		return false;
5671c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE:
5681c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN:
5691c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE_NO_JTAG:
5701c37d0c1SNicolas Le Bayon 		return true;
5711c37d0c1SNicolas Le Bayon 	default:
5721c37d0c1SNicolas Le Bayon 		panic();
5731c37d0c1SNicolas Le Bayon 	}
5741c37d0c1SNicolas Le Bayon #endif
5751c37d0c1SNicolas Le Bayon #if STM32MP15
576ae3ce8b2SLionel Debieve 	return (value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE;
5771c37d0c1SNicolas Le Bayon #endif
578f700423cSLionel Debieve }
579f700423cSLionel Debieve 
58049abdfd8SLionel Debieve /* Return true when device supports secure boot */
58149abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void)
58249abdfd8SLionel Debieve {
58349abdfd8SLionel Debieve 	bool supported = false;
58449abdfd8SLionel Debieve 
58549abdfd8SLionel Debieve 	switch (get_part_number()) {
58630eea116SYann Gautier #if STM32MP13
58730eea116SYann Gautier 	case STM32MP131C_PART_NB:
58830eea116SYann Gautier 	case STM32MP131F_PART_NB:
58930eea116SYann Gautier 	case STM32MP133C_PART_NB:
59030eea116SYann Gautier 	case STM32MP133F_PART_NB:
59130eea116SYann Gautier 	case STM32MP135C_PART_NB:
59230eea116SYann Gautier 	case STM32MP135F_PART_NB:
59330eea116SYann Gautier #endif
59430eea116SYann Gautier #if STM32MP15
59549abdfd8SLionel Debieve 	case STM32MP151C_PART_NB:
59649abdfd8SLionel Debieve 	case STM32MP151F_PART_NB:
59749abdfd8SLionel Debieve 	case STM32MP153C_PART_NB:
59849abdfd8SLionel Debieve 	case STM32MP153F_PART_NB:
59949abdfd8SLionel Debieve 	case STM32MP157C_PART_NB:
60049abdfd8SLionel Debieve 	case STM32MP157F_PART_NB:
60130eea116SYann Gautier #endif
60249abdfd8SLionel Debieve 		supported = true;
60349abdfd8SLionel Debieve 		break;
60449abdfd8SLionel Debieve 	default:
60549abdfd8SLionel Debieve 		break;
60649abdfd8SLionel Debieve 	}
60749abdfd8SLionel Debieve 
60849abdfd8SLionel Debieve 	return supported;
60949abdfd8SLionel Debieve }
61049abdfd8SLionel Debieve 
61173680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
61273680c23SYann Gautier {
61373680c23SYann Gautier 	switch (base) {
61473680c23SYann Gautier 	case IWDG1_BASE:
61573680c23SYann Gautier 		return IWDG1_INST;
61673680c23SYann Gautier 	case IWDG2_BASE:
61773680c23SYann Gautier 		return IWDG2_INST;
61873680c23SYann Gautier 	default:
61973680c23SYann Gautier 		panic();
62073680c23SYann Gautier 	}
62173680c23SYann Gautier }
62273680c23SYann Gautier 
62373680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
62473680c23SYann Gautier {
62573680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
62673680c23SYann Gautier 	uint32_t otp_value;
62773680c23SYann Gautier 
628ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) {
62973680c23SYann Gautier 		panic();
63073680c23SYann Gautier 	}
63173680c23SYann Gautier 
63273680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
63373680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
63473680c23SYann Gautier 	}
63573680c23SYann Gautier 
63673680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
63773680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
63873680c23SYann Gautier 	}
63973680c23SYann Gautier 
64073680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
64173680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
64273680c23SYann Gautier 	}
64373680c23SYann Gautier 
64473680c23SYann Gautier 	return iwdg_cfg;
64573680c23SYann Gautier }
64673680c23SYann Gautier 
64773680c23SYann Gautier #if defined(IMAGE_BL2)
64873680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
64973680c23SYann Gautier {
650ae3ce8b2SLionel Debieve 	uint32_t otp_value;
65173680c23SYann Gautier 	uint32_t otp;
65273680c23SYann Gautier 	uint32_t result;
65373680c23SYann Gautier 
654ae3ce8b2SLionel Debieve 	if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) {
65573680c23SYann Gautier 		panic();
65673680c23SYann Gautier 	}
65773680c23SYann Gautier 
658ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) {
659ae3ce8b2SLionel Debieve 		panic();
66073680c23SYann Gautier 	}
66173680c23SYann Gautier 
662ae3ce8b2SLionel Debieve 	if ((flags & IWDG_DISABLE_ON_STOP) != 0) {
663ae3ce8b2SLionel Debieve 		otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
66473680c23SYann Gautier 	}
66573680c23SYann Gautier 
666ae3ce8b2SLionel Debieve 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) {
667ae3ce8b2SLionel Debieve 		otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
668ae3ce8b2SLionel Debieve 	}
669ae3ce8b2SLionel Debieve 
670ae3ce8b2SLionel Debieve 	result = bsec_write_otp(otp_value, otp);
67173680c23SYann Gautier 	if (result != BSEC_OK) {
67273680c23SYann Gautier 		return result;
67373680c23SYann Gautier 	}
67473680c23SYann Gautier 
67573680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
676ae3ce8b2SLionel Debieve 	if ((bsec_set_sr_lock(otp) != BSEC_OK) ||
677ae3ce8b2SLionel Debieve 	    (bsec_set_sw_lock(otp) != BSEC_OK)) {
67873680c23SYann Gautier 		return BSEC_LOCK_FAIL;
67973680c23SYann Gautier 	}
68073680c23SYann Gautier 
68173680c23SYann Gautier 	return BSEC_OK;
68273680c23SYann Gautier }
68373680c23SYann Gautier #endif
684e6cc3ccfSYann Gautier 
6854584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE
686e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
687e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
688e6cc3ccfSYann Gautier {
689e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
690e6cc3ccfSYann Gautier 	uint32_t ddr_size;
691e6cc3ccfSYann Gautier 
692e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
693e6cc3ccfSYann Gautier 		return ddr_ns_size;
694e6cc3ccfSYann Gautier 	}
695e6cc3ccfSYann Gautier 
696e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
697e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
698e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
699e6cc3ccfSYann Gautier 		panic();
700e6cc3ccfSYann Gautier 	}
701e6cc3ccfSYann Gautier 
702e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
703e6cc3ccfSYann Gautier 
704e6cc3ccfSYann Gautier 	return ddr_ns_size;
705e6cc3ccfSYann Gautier }
7064584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */
7074dc77a35SYann Gautier 
7084dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance)
7094dc77a35SYann Gautier {
710c870188dSNicolas Toromanoff 	uintptr_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
7114dc77a35SYann Gautier 
71233667d29SYann Gautier 	clk_enable(RTCAPB);
7134dc77a35SYann Gautier 
7144dc77a35SYann Gautier 	mmio_clrsetbits_32(bkpr_itf_idx,
7154dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_MASK,
7164dc77a35SYann Gautier 			   ((interface << 4) | (instance & 0xFU)) <<
7174dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_SHIFT);
7184dc77a35SYann Gautier 
71933667d29SYann Gautier 	clk_disable(RTCAPB);
7204dc77a35SYann Gautier }
721a6bfa75cSYann Gautier 
722a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance)
723a6bfa75cSYann Gautier {
724a6bfa75cSYann Gautier 	static uint32_t itf;
725a6bfa75cSYann Gautier 
726a6bfa75cSYann Gautier 	if (itf == 0U) {
727c870188dSNicolas Toromanoff 		uintptr_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
728a6bfa75cSYann Gautier 
72933667d29SYann Gautier 		clk_enable(RTCAPB);
730a6bfa75cSYann Gautier 
731a6bfa75cSYann Gautier 		itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >>
732a6bfa75cSYann Gautier 			TAMP_BOOT_MODE_ITF_SHIFT;
733a6bfa75cSYann Gautier 
73433667d29SYann Gautier 		clk_disable(RTCAPB);
735a6bfa75cSYann Gautier 	}
736a6bfa75cSYann Gautier 
737a6bfa75cSYann Gautier 	*interface = itf >> 4;
738a6bfa75cSYann Gautier 	*instance = itf & 0xFU;
739a6bfa75cSYann Gautier }
740ba02add9SSughosh Ganu 
741ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT
742ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void)
743ba02add9SSughosh Ganu {
744ba02add9SSughosh Ganu 	clk_enable(RTCAPB);
745*e633f9c5SYann Gautier 	mmio_clrsetbits_32(tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID),
746*e633f9c5SYann Gautier 			   TAMP_BOOT_FWU_INFO_IDX_MSK,
747*e633f9c5SYann Gautier 			   (plat_fwu_get_boot_idx() << TAMP_BOOT_FWU_INFO_IDX_OFF) &
748*e633f9c5SYann Gautier 			   TAMP_BOOT_FWU_INFO_IDX_MSK);
749ba02add9SSughosh Ganu 	clk_disable(RTCAPB);
750ba02add9SSughosh Ganu }
751ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */
752