1c9d75b3cSYann Gautier /* 2*d8da13e5SYann Gautier * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 933667d29SYann Gautier #include <drivers/clk.h> 10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 124dc77a35SYann Gautier #include <lib/mmio.h> 13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 14ff7675ebSYann Gautier #include <libfdt.h> 1510e7a9e9SYann Gautier 16ba02add9SSughosh Ganu #include <plat/common/platform.h> 17c9d75b3cSYann Gautier #include <platform_def.h> 18c9d75b3cSYann Gautier 1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2910e7a9e9SYann Gautier 3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 3110e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 33f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3510e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 37f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3910e7a9e9SYann Gautier 404b031ab4SYann Gautier #if STM32MP13 414b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(30) 424b031ab4SYann Gautier #endif 434b031ab4SYann Gautier #if STM32MP15 444dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(20) 454b031ab4SYann Gautier #endif 464dc77a35SYann Gautier 47e633f9c5SYann Gautier /* 48e633f9c5SYann Gautier * Backup register to store fwu update information. 49e633f9c5SYann Gautier * It should be writeable only by secure world, but also readable by non secure 50e633f9c5SYann Gautier * (so it should be in Zone 2). 51e633f9c5SYann Gautier */ 52e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_REG_ID U(10) 53ab2b325cSIgor Opaniuk #define TAMP_BOOT_FWU_INFO_IDX_MSK GENMASK(3, 0) 54e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_OFF U(0) 55ab2b325cSIgor Opaniuk #define TAMP_BOOT_FWU_INFO_CNT_MSK GENMASK(7, 4) 56e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_OFF U(4) 57ba02add9SSughosh Ganu 580754143aSEtienne Carriere #if defined(IMAGE_BL2) 590754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 603f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 61c9d75b3cSYann Gautier MT_MEMORY | \ 62c9d75b3cSYann Gautier MT_RW | \ 63c9d75b3cSYann Gautier MT_SECURE | \ 64c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 650754143aSEtienne Carriere #elif defined(IMAGE_BL32) 660754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 670754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 680754143aSEtienne Carriere MT_MEMORY | \ 690754143aSEtienne Carriere MT_RW | \ 700754143aSEtienne Carriere MT_SECURE | \ 710754143aSEtienne Carriere MT_EXECUTE_NEVER) 720754143aSEtienne Carriere 730754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 740754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 750754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 760754143aSEtienne Carriere MT_DEVICE | \ 770754143aSEtienne Carriere MT_RW | \ 780754143aSEtienne Carriere MT_NS | \ 790754143aSEtienne Carriere MT_EXECUTE_NEVER) 800754143aSEtienne Carriere #endif 81c9d75b3cSYann Gautier 82a5308745SYann Gautier #if STM32MP13 83a5308745SYann Gautier #define MAP_SRAM_ALL MAP_REGION_FLAT(SRAMS_BASE, \ 84a5308745SYann Gautier SRAMS_SIZE_2MB_ALIGNED, \ 85a5308745SYann Gautier MT_MEMORY | \ 86a5308745SYann Gautier MT_RW | \ 87a5308745SYann Gautier MT_SECURE | \ 88a5308745SYann Gautier MT_EXECUTE_NEVER) 89a5308745SYann Gautier #endif 90a5308745SYann Gautier 91c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 92c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 93c9d75b3cSYann Gautier MT_DEVICE | \ 94c9d75b3cSYann Gautier MT_RW | \ 95c9d75b3cSYann Gautier MT_SECURE | \ 96c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 97c9d75b3cSYann Gautier 98c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 99c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 100c9d75b3cSYann Gautier MT_DEVICE | \ 101c9d75b3cSYann Gautier MT_RW | \ 102c9d75b3cSYann Gautier MT_SECURE | \ 103c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 104c9d75b3cSYann Gautier 105c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 106c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1070754143aSEtienne Carriere MAP_SEC_SYSRAM, 108a5308745SYann Gautier #if STM32MP13 109a5308745SYann Gautier MAP_SRAM_ALL, 110a5308745SYann Gautier #endif 111c9d75b3cSYann Gautier MAP_DEVICE1, 112db3e0eceSYann Gautier #if STM32MP_RAW_NAND 113c9d75b3cSYann Gautier MAP_DEVICE2, 114db3e0eceSYann Gautier #endif 115c9d75b3cSYann Gautier {0} 116c9d75b3cSYann Gautier }; 117c9d75b3cSYann Gautier #endif 118c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 119c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1200754143aSEtienne Carriere MAP_SEC_SYSRAM, 1210754143aSEtienne Carriere MAP_NS_SYSRAM, 122c9d75b3cSYann Gautier MAP_DEVICE1, 123c9d75b3cSYann Gautier MAP_DEVICE2, 124c9d75b3cSYann Gautier {0} 125c9d75b3cSYann Gautier }; 126c9d75b3cSYann Gautier #endif 127c9d75b3cSYann Gautier 128c9d75b3cSYann Gautier void configure_mmu(void) 129c9d75b3cSYann Gautier { 130c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 131c9d75b3cSYann Gautier init_xlat_tables(); 132c9d75b3cSYann Gautier 133c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 134c9d75b3cSYann Gautier } 1358f282daeSYann Gautier 136c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 137c0ea3b1bSEtienne Carriere { 138111a384cSYann Gautier #if STM32MP13 13956048fe2SYann Gautier assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_I)); 140111a384cSYann Gautier #endif 141111a384cSYann Gautier #if STM32MP15 142c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 143c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 144c0ea3b1bSEtienne Carriere } 145c0ea3b1bSEtienne Carriere 14656048fe2SYann Gautier assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_K)); 147111a384cSYann Gautier #endif 148c0ea3b1bSEtienne Carriere 149c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 150c0ea3b1bSEtienne Carriere } 151c0ea3b1bSEtienne Carriere 152c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 153c0ea3b1bSEtienne Carriere { 154111a384cSYann Gautier #if STM32MP13 15556048fe2SYann Gautier assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_I)); 156111a384cSYann Gautier #endif 157111a384cSYann Gautier #if STM32MP15 158c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 159c0ea3b1bSEtienne Carriere return 0; 160c0ea3b1bSEtienne Carriere } 161c0ea3b1bSEtienne Carriere 16256048fe2SYann Gautier assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_K)); 163111a384cSYann Gautier #endif 164c0ea3b1bSEtienne Carriere 165c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 166c0ea3b1bSEtienne Carriere } 167c0ea3b1bSEtienne Carriere 168737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 169737ad29bSYann Gautier { 170111a384cSYann Gautier #if STM32MP13 171111a384cSYann Gautier return true; 172111a384cSYann Gautier #endif 173111a384cSYann Gautier #if STM32MP15 174737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 175737ad29bSYann Gautier return true; 176737ad29bSYann Gautier } 177737ad29bSYann Gautier 178737ad29bSYann Gautier return false; 179111a384cSYann Gautier #endif 180737ad29bSYann Gautier } 181737ad29bSYann Gautier 1828f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1838f282daeSYann Gautier { 184111a384cSYann Gautier #if STM32MP13 18556048fe2SYann Gautier assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_I)); 186111a384cSYann Gautier #endif 187111a384cSYann Gautier #if STM32MP15 1888f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1898f282daeSYann Gautier return GPIOZ; 1908f282daeSYann Gautier } 1918f282daeSYann Gautier 19256048fe2SYann Gautier assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_K)); 193111a384cSYann Gautier #endif 1948f282daeSYann Gautier 1958f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1968f282daeSYann Gautier } 19773680c23SYann Gautier 198ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 199ccc199edSEtienne Carriere { 200b14d3e22SYann Gautier const char *node_compatible = NULL; 201b14d3e22SYann Gautier 202ccc199edSEtienne Carriere switch (bank) { 203ccc199edSEtienne Carriere case GPIO_BANK_A: 204ccc199edSEtienne Carriere case GPIO_BANK_B: 205ccc199edSEtienne Carriere case GPIO_BANK_C: 206ccc199edSEtienne Carriere case GPIO_BANK_D: 207ccc199edSEtienne Carriere case GPIO_BANK_E: 208ccc199edSEtienne Carriere case GPIO_BANK_F: 209ccc199edSEtienne Carriere case GPIO_BANK_G: 210ccc199edSEtienne Carriere case GPIO_BANK_H: 211ccc199edSEtienne Carriere case GPIO_BANK_I: 212b14d3e22SYann Gautier #if STM32MP13 213b14d3e22SYann Gautier node_compatible = "st,stm32mp135-pinctrl"; 214b14d3e22SYann Gautier break; 215b14d3e22SYann Gautier #endif 216111a384cSYann Gautier #if STM32MP15 217ccc199edSEtienne Carriere case GPIO_BANK_J: 218ccc199edSEtienne Carriere case GPIO_BANK_K: 219b14d3e22SYann Gautier node_compatible = "st,stm32mp157-pinctrl"; 220b14d3e22SYann Gautier break; 221ccc199edSEtienne Carriere case GPIO_BANK_Z: 222b14d3e22SYann Gautier node_compatible = "st,stm32mp157-z-pinctrl"; 223b14d3e22SYann Gautier break; 224111a384cSYann Gautier #endif 225ccc199edSEtienne Carriere default: 226ccc199edSEtienne Carriere panic(); 227ccc199edSEtienne Carriere } 228b14d3e22SYann Gautier 229b14d3e22SYann Gautier return fdt_node_offset_by_compatible(fdt, -1, node_compatible); 230ccc199edSEtienne Carriere } 231ccc199edSEtienne Carriere 232acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 2339083fa11SPatrick Delaunay /* 2349083fa11SPatrick Delaunay * UART Management 2359083fa11SPatrick Delaunay */ 2369083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 2379083fa11SPatrick Delaunay USART1_BASE, 2389083fa11SPatrick Delaunay USART2_BASE, 2399083fa11SPatrick Delaunay USART3_BASE, 2409083fa11SPatrick Delaunay UART4_BASE, 2419083fa11SPatrick Delaunay UART5_BASE, 2429083fa11SPatrick Delaunay USART6_BASE, 2439083fa11SPatrick Delaunay UART7_BASE, 2449083fa11SPatrick Delaunay UART8_BASE, 2459083fa11SPatrick Delaunay }; 2469083fa11SPatrick Delaunay 2479083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 2489083fa11SPatrick Delaunay { 2499083fa11SPatrick Delaunay if ((instance_nb == 0U) || 2509083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 2519083fa11SPatrick Delaunay return 0U; 2529083fa11SPatrick Delaunay } 2539083fa11SPatrick Delaunay 2549083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 2559083fa11SPatrick Delaunay } 2569083fa11SPatrick Delaunay #endif 2579083fa11SPatrick Delaunay 258d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 259d7176f03SYann Gautier struct gpio_bank_pin_list { 260d7176f03SYann Gautier uint32_t bank; 261d7176f03SYann Gautier uint32_t pin; 262d7176f03SYann Gautier }; 263d7176f03SYann Gautier 264d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 265d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 266d7176f03SYann Gautier .bank = 0U, 267d7176f03SYann Gautier .pin = 3U, 268d7176f03SYann Gautier }, 269d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 270d7176f03SYann Gautier .bank = 1U, 271d7176f03SYann Gautier .pin = 12U, 272d7176f03SYann Gautier }, 273d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 274d7176f03SYann Gautier .bank = 1U, 275d7176f03SYann Gautier .pin = 2U, 276d7176f03SYann Gautier }, 277d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 278d7176f03SYann Gautier .bank = 1U, 279d7176f03SYann Gautier .pin = 5U, 280d7176f03SYann Gautier }, 281d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 282d7176f03SYann Gautier .bank = 2U, 283d7176f03SYann Gautier .pin = 7U, 284d7176f03SYann Gautier }, 285d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 286d7176f03SYann Gautier .bank = 5U, 287d7176f03SYann Gautier .pin = 6U, 288d7176f03SYann Gautier }, 289d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 290d7176f03SYann Gautier .bank = 4U, 291d7176f03SYann Gautier .pin = 0U, 292d7176f03SYann Gautier }, 293d7176f03SYann Gautier }; 294d7176f03SYann Gautier 295d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 296d7176f03SYann Gautier { 297d7176f03SYann Gautier size_t i; 298d7176f03SYann Gautier 299d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 300d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 301d7176f03SYann Gautier } 302d7176f03SYann Gautier } 303d7176f03SYann Gautier #endif 304d7176f03SYann Gautier 30592661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 306dec286ddSYann Gautier { 3076512c3a6SYann Gautier #if STM32MP13 3086512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_version(); 3096512c3a6SYann Gautier #endif 3106512c3a6SYann Gautier #if STM32MP15 31192661e01SYann Gautier uint32_t version = 0U; 31292661e01SYann Gautier 31392661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 31492661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 31592661e01SYann Gautier return 0U; 31692661e01SYann Gautier } 31792661e01SYann Gautier 31892661e01SYann Gautier return version; 3196512c3a6SYann Gautier #endif 32092661e01SYann Gautier } 32192661e01SYann Gautier 32292661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 32392661e01SYann Gautier { 3246512c3a6SYann Gautier #if STM32MP13 3256512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_dev_id(); 3266512c3a6SYann Gautier #endif 3276512c3a6SYann Gautier #if STM32MP15 328dec286ddSYann Gautier uint32_t dev_id; 329dec286ddSYann Gautier 330dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 33192661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 33292661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 33392661e01SYann Gautier } 33492661e01SYann Gautier 33592661e01SYann Gautier return dev_id; 3366512c3a6SYann Gautier #endif 33792661e01SYann Gautier } 33892661e01SYann Gautier 33992661e01SYann Gautier static uint32_t get_part_number(void) 34092661e01SYann Gautier { 34192661e01SYann Gautier static uint32_t part_number; 34292661e01SYann Gautier 34392661e01SYann Gautier if (part_number != 0U) { 34492661e01SYann Gautier return part_number; 345dec286ddSYann Gautier } 346dec286ddSYann Gautier 347ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) { 34892661e01SYann Gautier panic(); 349dec286ddSYann Gautier } 350dec286ddSYann Gautier 351dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 352dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 353dec286ddSYann Gautier 35492661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 355dec286ddSYann Gautier 35692661e01SYann Gautier return part_number; 357dec286ddSYann Gautier } 358dec286ddSYann Gautier 35930eea116SYann Gautier #if STM32MP15 36092661e01SYann Gautier static uint32_t get_cpu_package(void) 361dec286ddSYann Gautier { 362dec286ddSYann Gautier uint32_t package; 363dec286ddSYann Gautier 364ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) { 36592661e01SYann Gautier panic(); 366dec286ddSYann Gautier } 367dec286ddSYann Gautier 36892661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 369dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 370dec286ddSYann Gautier 37192661e01SYann Gautier return package; 372dec286ddSYann Gautier } 37330eea116SYann Gautier #endif 374dec286ddSYann Gautier 37592661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 376dec286ddSYann Gautier { 377d7f5bed9SYann Gautier const char *cpu_s, *cpu_r, *pkg; 378dec286ddSYann Gautier 379dec286ddSYann Gautier /* MPUs Part Numbers */ 38092661e01SYann Gautier switch (get_part_number()) { 38130eea116SYann Gautier #if STM32MP13 38230eea116SYann Gautier case STM32MP135F_PART_NB: 38330eea116SYann Gautier cpu_s = "135F"; 38430eea116SYann Gautier break; 38530eea116SYann Gautier case STM32MP135D_PART_NB: 38630eea116SYann Gautier cpu_s = "135D"; 38730eea116SYann Gautier break; 38830eea116SYann Gautier case STM32MP135C_PART_NB: 38930eea116SYann Gautier cpu_s = "135C"; 39030eea116SYann Gautier break; 39130eea116SYann Gautier case STM32MP135A_PART_NB: 39230eea116SYann Gautier cpu_s = "135A"; 39330eea116SYann Gautier break; 39430eea116SYann Gautier case STM32MP133F_PART_NB: 39530eea116SYann Gautier cpu_s = "133F"; 39630eea116SYann Gautier break; 39730eea116SYann Gautier case STM32MP133D_PART_NB: 39830eea116SYann Gautier cpu_s = "133D"; 39930eea116SYann Gautier break; 40030eea116SYann Gautier case STM32MP133C_PART_NB: 40130eea116SYann Gautier cpu_s = "133C"; 40230eea116SYann Gautier break; 40330eea116SYann Gautier case STM32MP133A_PART_NB: 40430eea116SYann Gautier cpu_s = "133A"; 40530eea116SYann Gautier break; 40630eea116SYann Gautier case STM32MP131F_PART_NB: 40730eea116SYann Gautier cpu_s = "131F"; 40830eea116SYann Gautier break; 40930eea116SYann Gautier case STM32MP131D_PART_NB: 41030eea116SYann Gautier cpu_s = "131D"; 41130eea116SYann Gautier break; 41230eea116SYann Gautier case STM32MP131C_PART_NB: 41330eea116SYann Gautier cpu_s = "131C"; 41430eea116SYann Gautier break; 41530eea116SYann Gautier case STM32MP131A_PART_NB: 41630eea116SYann Gautier cpu_s = "131A"; 41730eea116SYann Gautier break; 41830eea116SYann Gautier #endif 41930eea116SYann Gautier #if STM32MP15 420dec286ddSYann Gautier case STM32MP157C_PART_NB: 421dec286ddSYann Gautier cpu_s = "157C"; 422dec286ddSYann Gautier break; 423dec286ddSYann Gautier case STM32MP157A_PART_NB: 424dec286ddSYann Gautier cpu_s = "157A"; 425dec286ddSYann Gautier break; 426dec286ddSYann Gautier case STM32MP153C_PART_NB: 427dec286ddSYann Gautier cpu_s = "153C"; 428dec286ddSYann Gautier break; 429dec286ddSYann Gautier case STM32MP153A_PART_NB: 430dec286ddSYann Gautier cpu_s = "153A"; 431dec286ddSYann Gautier break; 432dec286ddSYann Gautier case STM32MP151C_PART_NB: 433dec286ddSYann Gautier cpu_s = "151C"; 434dec286ddSYann Gautier break; 435dec286ddSYann Gautier case STM32MP151A_PART_NB: 436dec286ddSYann Gautier cpu_s = "151A"; 437dec286ddSYann Gautier break; 4388ccf4954SLionel Debieve case STM32MP157F_PART_NB: 4398ccf4954SLionel Debieve cpu_s = "157F"; 4408ccf4954SLionel Debieve break; 4418ccf4954SLionel Debieve case STM32MP157D_PART_NB: 4428ccf4954SLionel Debieve cpu_s = "157D"; 4438ccf4954SLionel Debieve break; 4448ccf4954SLionel Debieve case STM32MP153F_PART_NB: 4458ccf4954SLionel Debieve cpu_s = "153F"; 4468ccf4954SLionel Debieve break; 4478ccf4954SLionel Debieve case STM32MP153D_PART_NB: 4488ccf4954SLionel Debieve cpu_s = "153D"; 4498ccf4954SLionel Debieve break; 4508ccf4954SLionel Debieve case STM32MP151F_PART_NB: 4518ccf4954SLionel Debieve cpu_s = "151F"; 4528ccf4954SLionel Debieve break; 4538ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4548ccf4954SLionel Debieve cpu_s = "151D"; 4558ccf4954SLionel Debieve break; 45630eea116SYann Gautier #endif 457dec286ddSYann Gautier default: 458dec286ddSYann Gautier cpu_s = "????"; 459dec286ddSYann Gautier break; 460dec286ddSYann Gautier } 461dec286ddSYann Gautier 462dec286ddSYann Gautier /* Package */ 46330eea116SYann Gautier #if STM32MP13 46430eea116SYann Gautier /* On STM32MP13, package is not present in OTP */ 46530eea116SYann Gautier pkg = ""; 46630eea116SYann Gautier #endif 46730eea116SYann Gautier #if STM32MP15 46892661e01SYann Gautier switch (get_cpu_package()) { 469dec286ddSYann Gautier case PKG_AA_LFBGA448: 470dec286ddSYann Gautier pkg = "AA"; 471dec286ddSYann Gautier break; 472dec286ddSYann Gautier case PKG_AB_LFBGA354: 473dec286ddSYann Gautier pkg = "AB"; 474dec286ddSYann Gautier break; 475dec286ddSYann Gautier case PKG_AC_TFBGA361: 476dec286ddSYann Gautier pkg = "AC"; 477dec286ddSYann Gautier break; 478dec286ddSYann Gautier case PKG_AD_TFBGA257: 479dec286ddSYann Gautier pkg = "AD"; 480dec286ddSYann Gautier break; 481dec286ddSYann Gautier default: 482dec286ddSYann Gautier pkg = "??"; 483dec286ddSYann Gautier break; 484dec286ddSYann Gautier } 48530eea116SYann Gautier #endif 486dec286ddSYann Gautier 487dec286ddSYann Gautier /* REVISION */ 48892661e01SYann Gautier switch (stm32mp_get_chip_version()) { 489dec286ddSYann Gautier case STM32MP1_REV_B: 490dec286ddSYann Gautier cpu_r = "B"; 491dec286ddSYann Gautier break; 492a3f97f66SYann Gautier #if STM32MP13 493a3f97f66SYann Gautier case STM32MP1_REV_Y: 494a3f97f66SYann Gautier cpu_r = "Y"; 495a3f97f66SYann Gautier break; 496a3f97f66SYann Gautier #endif 497ffb3f277SLionel Debieve case STM32MP1_REV_Z: 498ffb3f277SLionel Debieve cpu_r = "Z"; 499ffb3f277SLionel Debieve break; 500dec286ddSYann Gautier default: 501dec286ddSYann Gautier cpu_r = "?"; 502dec286ddSYann Gautier break; 503dec286ddSYann Gautier } 504dec286ddSYann Gautier 50592661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 50692661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 50792661e01SYann Gautier } 50892661e01SYann Gautier 50992661e01SYann Gautier void stm32mp_print_cpuinfo(void) 51092661e01SYann Gautier { 51192661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 51292661e01SYann Gautier 51392661e01SYann Gautier stm32mp_get_soc_name(name); 51492661e01SYann Gautier NOTICE("CPU: %s\n", name); 515dec286ddSYann Gautier } 516dec286ddSYann Gautier 51710e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 51810e7a9e9SYann Gautier { 519ae3ce8b2SLionel Debieve uint32_t board_id = 0; 52010e7a9e9SYann Gautier 521ae3ce8b2SLionel Debieve if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) { 52210e7a9e9SYann Gautier return; 52310e7a9e9SYann Gautier } 52410e7a9e9SYann Gautier 52510e7a9e9SYann Gautier if (board_id != 0U) { 52610e7a9e9SYann Gautier char rev[2]; 52710e7a9e9SYann Gautier 52810e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 52910e7a9e9SYann Gautier rev[1] = '\0'; 530ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 53110e7a9e9SYann Gautier BOARD_ID2NB(board_id), 532f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 533f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 53410e7a9e9SYann Gautier rev, 53510e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 53610e7a9e9SYann Gautier } 53710e7a9e9SYann Gautier } 53810e7a9e9SYann Gautier 539b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 540b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 541b2182cdeSYann Gautier { 5427b48a9f3SYann Gautier #if STM32MP13 5437b48a9f3SYann Gautier return true; 5447b48a9f3SYann Gautier #endif 5457b48a9f3SYann Gautier #if STM32MP15 546f7130e81SYann Gautier bool single_core = false; 547f7130e81SYann Gautier 54892661e01SYann Gautier switch (get_part_number()) { 549b2182cdeSYann Gautier case STM32MP151A_PART_NB: 550b2182cdeSYann Gautier case STM32MP151C_PART_NB: 5518ccf4954SLionel Debieve case STM32MP151D_PART_NB: 5528ccf4954SLionel Debieve case STM32MP151F_PART_NB: 553f7130e81SYann Gautier single_core = true; 554f7130e81SYann Gautier break; 555b2182cdeSYann Gautier default: 556f7130e81SYann Gautier break; 557b2182cdeSYann Gautier } 558f7130e81SYann Gautier 559f7130e81SYann Gautier return single_core; 5607b48a9f3SYann Gautier #endif 561b2182cdeSYann Gautier } 562b2182cdeSYann Gautier 563f700423cSLionel Debieve /* Return true when device is in closed state */ 564f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 565f700423cSLionel Debieve { 566f700423cSLionel Debieve uint32_t value; 567f700423cSLionel Debieve 568ae3ce8b2SLionel Debieve if (stm32_get_otp_value(CFG0_OTP, &value) != 0) { 569f700423cSLionel Debieve return true; 570f700423cSLionel Debieve } 571f700423cSLionel Debieve 5721c37d0c1SNicolas Le Bayon #if STM32MP13 5731c37d0c1SNicolas Le Bayon value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT; 5741c37d0c1SNicolas Le Bayon 5751c37d0c1SNicolas Le Bayon switch (value) { 5761c37d0c1SNicolas Le Bayon case CFG0_OPEN_DEVICE: 5771c37d0c1SNicolas Le Bayon return false; 5781c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE: 5791c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN: 5801c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_JTAG: 5811c37d0c1SNicolas Le Bayon return true; 5821c37d0c1SNicolas Le Bayon default: 5831c37d0c1SNicolas Le Bayon panic(); 5841c37d0c1SNicolas Le Bayon } 5851c37d0c1SNicolas Le Bayon #endif 5861c37d0c1SNicolas Le Bayon #if STM32MP15 587ae3ce8b2SLionel Debieve return (value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE; 5881c37d0c1SNicolas Le Bayon #endif 589f700423cSLionel Debieve } 590f700423cSLionel Debieve 59149abdfd8SLionel Debieve /* Return true when device supports secure boot */ 59249abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void) 59349abdfd8SLionel Debieve { 59449abdfd8SLionel Debieve bool supported = false; 59549abdfd8SLionel Debieve 59649abdfd8SLionel Debieve switch (get_part_number()) { 59730eea116SYann Gautier #if STM32MP13 59830eea116SYann Gautier case STM32MP131C_PART_NB: 59930eea116SYann Gautier case STM32MP131F_PART_NB: 60030eea116SYann Gautier case STM32MP133C_PART_NB: 60130eea116SYann Gautier case STM32MP133F_PART_NB: 60230eea116SYann Gautier case STM32MP135C_PART_NB: 60330eea116SYann Gautier case STM32MP135F_PART_NB: 60430eea116SYann Gautier #endif 60530eea116SYann Gautier #if STM32MP15 60649abdfd8SLionel Debieve case STM32MP151C_PART_NB: 60749abdfd8SLionel Debieve case STM32MP151F_PART_NB: 60849abdfd8SLionel Debieve case STM32MP153C_PART_NB: 60949abdfd8SLionel Debieve case STM32MP153F_PART_NB: 61049abdfd8SLionel Debieve case STM32MP157C_PART_NB: 61149abdfd8SLionel Debieve case STM32MP157F_PART_NB: 61230eea116SYann Gautier #endif 61349abdfd8SLionel Debieve supported = true; 61449abdfd8SLionel Debieve break; 61549abdfd8SLionel Debieve default: 61649abdfd8SLionel Debieve break; 61749abdfd8SLionel Debieve } 61849abdfd8SLionel Debieve 61949abdfd8SLionel Debieve return supported; 62049abdfd8SLionel Debieve } 62149abdfd8SLionel Debieve 62273680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 62373680c23SYann Gautier { 62473680c23SYann Gautier switch (base) { 62573680c23SYann Gautier case IWDG1_BASE: 62673680c23SYann Gautier return IWDG1_INST; 62773680c23SYann Gautier case IWDG2_BASE: 62873680c23SYann Gautier return IWDG2_INST; 62973680c23SYann Gautier default: 63073680c23SYann Gautier panic(); 63173680c23SYann Gautier } 63273680c23SYann Gautier } 63373680c23SYann Gautier 63473680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 63573680c23SYann Gautier { 63673680c23SYann Gautier uint32_t iwdg_cfg = 0U; 63773680c23SYann Gautier uint32_t otp_value; 63873680c23SYann Gautier 639ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 64073680c23SYann Gautier panic(); 64173680c23SYann Gautier } 64273680c23SYann Gautier 64373680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 64473680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 64573680c23SYann Gautier } 64673680c23SYann Gautier 64773680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 64873680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 64973680c23SYann Gautier } 65073680c23SYann Gautier 65173680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 65273680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 65373680c23SYann Gautier } 65473680c23SYann Gautier 65573680c23SYann Gautier return iwdg_cfg; 65673680c23SYann Gautier } 65773680c23SYann Gautier 65873680c23SYann Gautier #if defined(IMAGE_BL2) 65973680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 66073680c23SYann Gautier { 661ae3ce8b2SLionel Debieve uint32_t otp_value; 66273680c23SYann Gautier uint32_t otp; 66373680c23SYann Gautier uint32_t result; 66473680c23SYann Gautier 665ae3ce8b2SLionel Debieve if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) { 66673680c23SYann Gautier panic(); 66773680c23SYann Gautier } 66873680c23SYann Gautier 669ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 670ae3ce8b2SLionel Debieve panic(); 67173680c23SYann Gautier } 67273680c23SYann Gautier 673ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STOP) != 0) { 674ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 67573680c23SYann Gautier } 67673680c23SYann Gautier 677ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) { 678ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 679ae3ce8b2SLionel Debieve } 680ae3ce8b2SLionel Debieve 681ae3ce8b2SLionel Debieve result = bsec_write_otp(otp_value, otp); 68273680c23SYann Gautier if (result != BSEC_OK) { 68373680c23SYann Gautier return result; 68473680c23SYann Gautier } 68573680c23SYann Gautier 68673680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 687ae3ce8b2SLionel Debieve if ((bsec_set_sr_lock(otp) != BSEC_OK) || 688ae3ce8b2SLionel Debieve (bsec_set_sw_lock(otp) != BSEC_OK)) { 68973680c23SYann Gautier return BSEC_LOCK_FAIL; 69073680c23SYann Gautier } 69173680c23SYann Gautier 69273680c23SYann Gautier return BSEC_OK; 69373680c23SYann Gautier } 69473680c23SYann Gautier #endif 695e6cc3ccfSYann Gautier 696*d8da13e5SYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void) 6974dc77a35SYann Gautier { 698*d8da13e5SYann Gautier return tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 699ab2b325cSIgor Opaniuk } 700ab2b325cSIgor Opaniuk 701981b9dcbSYann Gautier #if PSA_FWU_SUPPORT 702ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void) 703ba02add9SSughosh Ganu { 704ba02add9SSughosh Ganu clk_enable(RTCAPB); 705e633f9c5SYann Gautier mmio_clrsetbits_32(tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID), 706e633f9c5SYann Gautier TAMP_BOOT_FWU_INFO_IDX_MSK, 707e633f9c5SYann Gautier (plat_fwu_get_boot_idx() << TAMP_BOOT_FWU_INFO_IDX_OFF) & 708e633f9c5SYann Gautier TAMP_BOOT_FWU_INFO_IDX_MSK); 709ba02add9SSughosh Ganu clk_disable(RTCAPB); 710ba02add9SSughosh Ganu } 711f87de907SNicolas Toromanoff 712f87de907SNicolas Toromanoff uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void) 713f87de907SNicolas Toromanoff { 714f87de907SNicolas Toromanoff uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 715f87de907SNicolas Toromanoff uint32_t try_cnt; 716f87de907SNicolas Toromanoff 717f87de907SNicolas Toromanoff clk_enable(RTCAPB); 718f87de907SNicolas Toromanoff try_cnt = (mmio_read_32(bkpr_fwu_cnt) & TAMP_BOOT_FWU_INFO_CNT_MSK) >> 719f87de907SNicolas Toromanoff TAMP_BOOT_FWU_INFO_CNT_OFF; 720f87de907SNicolas Toromanoff 721f87de907SNicolas Toromanoff assert(try_cnt <= FWU_MAX_TRIAL_REBOOT); 722f87de907SNicolas Toromanoff 723f87de907SNicolas Toromanoff if (try_cnt != 0U) { 724f87de907SNicolas Toromanoff mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK, 725f87de907SNicolas Toromanoff (try_cnt - 1U) << TAMP_BOOT_FWU_INFO_CNT_OFF); 726f87de907SNicolas Toromanoff } 727f87de907SNicolas Toromanoff clk_disable(RTCAPB); 728f87de907SNicolas Toromanoff 729f87de907SNicolas Toromanoff return try_cnt; 730f87de907SNicolas Toromanoff } 731f87de907SNicolas Toromanoff 732f87de907SNicolas Toromanoff void stm32_set_max_fwu_trial_boot_cnt(void) 733f87de907SNicolas Toromanoff { 734f87de907SNicolas Toromanoff uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 735f87de907SNicolas Toromanoff 736f87de907SNicolas Toromanoff clk_enable(RTCAPB); 737f87de907SNicolas Toromanoff mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK, 738f87de907SNicolas Toromanoff (FWU_MAX_TRIAL_REBOOT << TAMP_BOOT_FWU_INFO_CNT_OFF) & 739f87de907SNicolas Toromanoff TAMP_BOOT_FWU_INFO_CNT_MSK); 740f87de907SNicolas Toromanoff clk_disable(RTCAPB); 741f87de907SNicolas Toromanoff } 742981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */ 743