1c9d75b3cSYann Gautier /* 292661e01SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 9*d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 10*d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 1110e7a9e9SYann Gautier #include <libfdt.h> 12*d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 1310e7a9e9SYann Gautier 14c9d75b3cSYann Gautier #include <platform_def.h> 15c9d75b3cSYann Gautier 1610e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 1710e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 19f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 20f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2110e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 24f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2510e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2610e7a9e9SYann Gautier 2710e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 2810e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 29f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 30f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3110e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3210e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 33f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 34f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3510e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3610e7a9e9SYann Gautier 370754143aSEtienne Carriere #if defined(IMAGE_BL2) 380754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 393f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 40c9d75b3cSYann Gautier MT_MEMORY | \ 41c9d75b3cSYann Gautier MT_RW | \ 42c9d75b3cSYann Gautier MT_SECURE | \ 43c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 440754143aSEtienne Carriere #elif defined(IMAGE_BL32) 450754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 460754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 470754143aSEtienne Carriere MT_MEMORY | \ 480754143aSEtienne Carriere MT_RW | \ 490754143aSEtienne Carriere MT_SECURE | \ 500754143aSEtienne Carriere MT_EXECUTE_NEVER) 510754143aSEtienne Carriere 520754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 530754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 540754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 550754143aSEtienne Carriere MT_DEVICE | \ 560754143aSEtienne Carriere MT_RW | \ 570754143aSEtienne Carriere MT_NS | \ 580754143aSEtienne Carriere MT_EXECUTE_NEVER) 590754143aSEtienne Carriere #endif 60c9d75b3cSYann Gautier 61c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 62c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 63c9d75b3cSYann Gautier MT_DEVICE | \ 64c9d75b3cSYann Gautier MT_RW | \ 65c9d75b3cSYann Gautier MT_SECURE | \ 66c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 67c9d75b3cSYann Gautier 68c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 69c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 70c9d75b3cSYann Gautier MT_DEVICE | \ 71c9d75b3cSYann Gautier MT_RW | \ 72c9d75b3cSYann Gautier MT_SECURE | \ 73c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 74c9d75b3cSYann Gautier 75c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 76c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 770754143aSEtienne Carriere MAP_SEC_SYSRAM, 78c9d75b3cSYann Gautier MAP_DEVICE1, 79c9d75b3cSYann Gautier MAP_DEVICE2, 80c9d75b3cSYann Gautier {0} 81c9d75b3cSYann Gautier }; 82c9d75b3cSYann Gautier #endif 83c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 84c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 850754143aSEtienne Carriere MAP_SEC_SYSRAM, 860754143aSEtienne Carriere MAP_NS_SYSRAM, 87c9d75b3cSYann Gautier MAP_DEVICE1, 88c9d75b3cSYann Gautier MAP_DEVICE2, 89c9d75b3cSYann Gautier {0} 90c9d75b3cSYann Gautier }; 91c9d75b3cSYann Gautier #endif 92c9d75b3cSYann Gautier 93c9d75b3cSYann Gautier void configure_mmu(void) 94c9d75b3cSYann Gautier { 95c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 96c9d75b3cSYann Gautier init_xlat_tables(); 97c9d75b3cSYann Gautier 98c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 99c9d75b3cSYann Gautier } 1008f282daeSYann Gautier 101c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 102c0ea3b1bSEtienne Carriere { 103c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 104c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 105c0ea3b1bSEtienne Carriere } 106c0ea3b1bSEtienne Carriere 107c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 108c0ea3b1bSEtienne Carriere 109c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 110c0ea3b1bSEtienne Carriere } 111c0ea3b1bSEtienne Carriere 112c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 113c0ea3b1bSEtienne Carriere { 114c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 115c0ea3b1bSEtienne Carriere return 0; 116c0ea3b1bSEtienne Carriere } 117c0ea3b1bSEtienne Carriere 118c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 119c0ea3b1bSEtienne Carriere 120c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 121c0ea3b1bSEtienne Carriere } 122c0ea3b1bSEtienne Carriere 123737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 124737ad29bSYann Gautier { 125737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 126737ad29bSYann Gautier return true; 127737ad29bSYann Gautier } 128737ad29bSYann Gautier 129737ad29bSYann Gautier return false; 130737ad29bSYann Gautier } 131737ad29bSYann Gautier 1328f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1338f282daeSYann Gautier { 1348f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1358f282daeSYann Gautier return GPIOZ; 1368f282daeSYann Gautier } 1378f282daeSYann Gautier 1388f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 1398f282daeSYann Gautier 1408f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1418f282daeSYann Gautier } 14273680c23SYann Gautier 143ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 144ccc199edSEtienne Carriere { 145ccc199edSEtienne Carriere switch (bank) { 146ccc199edSEtienne Carriere case GPIO_BANK_A: 147ccc199edSEtienne Carriere case GPIO_BANK_B: 148ccc199edSEtienne Carriere case GPIO_BANK_C: 149ccc199edSEtienne Carriere case GPIO_BANK_D: 150ccc199edSEtienne Carriere case GPIO_BANK_E: 151ccc199edSEtienne Carriere case GPIO_BANK_F: 152ccc199edSEtienne Carriere case GPIO_BANK_G: 153ccc199edSEtienne Carriere case GPIO_BANK_H: 154ccc199edSEtienne Carriere case GPIO_BANK_I: 155ccc199edSEtienne Carriere case GPIO_BANK_J: 156ccc199edSEtienne Carriere case GPIO_BANK_K: 157ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller"); 158ccc199edSEtienne Carriere case GPIO_BANK_Z: 159ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller-z"); 160ccc199edSEtienne Carriere default: 161ccc199edSEtienne Carriere panic(); 162ccc199edSEtienne Carriere } 163ccc199edSEtienne Carriere } 164ccc199edSEtienne Carriere 1659083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER 1669083fa11SPatrick Delaunay /* 1679083fa11SPatrick Delaunay * UART Management 1689083fa11SPatrick Delaunay */ 1699083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 1709083fa11SPatrick Delaunay USART1_BASE, 1719083fa11SPatrick Delaunay USART2_BASE, 1729083fa11SPatrick Delaunay USART3_BASE, 1739083fa11SPatrick Delaunay UART4_BASE, 1749083fa11SPatrick Delaunay UART5_BASE, 1759083fa11SPatrick Delaunay USART6_BASE, 1769083fa11SPatrick Delaunay UART7_BASE, 1779083fa11SPatrick Delaunay UART8_BASE, 1789083fa11SPatrick Delaunay }; 1799083fa11SPatrick Delaunay 1809083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 1819083fa11SPatrick Delaunay { 1829083fa11SPatrick Delaunay if ((instance_nb == 0U) || 1839083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 1849083fa11SPatrick Delaunay return 0U; 1859083fa11SPatrick Delaunay } 1869083fa11SPatrick Delaunay 1879083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 1889083fa11SPatrick Delaunay } 1899083fa11SPatrick Delaunay #endif 1909083fa11SPatrick Delaunay 191*d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 192*d7176f03SYann Gautier struct gpio_bank_pin_list { 193*d7176f03SYann Gautier uint32_t bank; 194*d7176f03SYann Gautier uint32_t pin; 195*d7176f03SYann Gautier }; 196*d7176f03SYann Gautier 197*d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 198*d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 199*d7176f03SYann Gautier .bank = 0U, 200*d7176f03SYann Gautier .pin = 3U, 201*d7176f03SYann Gautier }, 202*d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 203*d7176f03SYann Gautier .bank = 1U, 204*d7176f03SYann Gautier .pin = 12U, 205*d7176f03SYann Gautier }, 206*d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 207*d7176f03SYann Gautier .bank = 1U, 208*d7176f03SYann Gautier .pin = 2U, 209*d7176f03SYann Gautier }, 210*d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 211*d7176f03SYann Gautier .bank = 1U, 212*d7176f03SYann Gautier .pin = 5U, 213*d7176f03SYann Gautier }, 214*d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 215*d7176f03SYann Gautier .bank = 2U, 216*d7176f03SYann Gautier .pin = 7U, 217*d7176f03SYann Gautier }, 218*d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 219*d7176f03SYann Gautier .bank = 5U, 220*d7176f03SYann Gautier .pin = 6U, 221*d7176f03SYann Gautier }, 222*d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 223*d7176f03SYann Gautier .bank = 4U, 224*d7176f03SYann Gautier .pin = 0U, 225*d7176f03SYann Gautier }, 226*d7176f03SYann Gautier }; 227*d7176f03SYann Gautier 228*d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 229*d7176f03SYann Gautier { 230*d7176f03SYann Gautier size_t i; 231*d7176f03SYann Gautier 232*d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 233*d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 234*d7176f03SYann Gautier } 235*d7176f03SYann Gautier } 236*d7176f03SYann Gautier #endif 237*d7176f03SYann Gautier 23892661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 239dec286ddSYann Gautier { 24092661e01SYann Gautier uint32_t version = 0U; 24192661e01SYann Gautier 24292661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 24392661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 24492661e01SYann Gautier return 0U; 24592661e01SYann Gautier } 24692661e01SYann Gautier 24792661e01SYann Gautier return version; 24892661e01SYann Gautier } 24992661e01SYann Gautier 25092661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 25192661e01SYann Gautier { 252dec286ddSYann Gautier uint32_t dev_id; 253dec286ddSYann Gautier 254dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 25592661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 25692661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 25792661e01SYann Gautier } 25892661e01SYann Gautier 25992661e01SYann Gautier return dev_id; 26092661e01SYann Gautier } 26192661e01SYann Gautier 26292661e01SYann Gautier static uint32_t get_part_number(void) 26392661e01SYann Gautier { 26492661e01SYann Gautier static uint32_t part_number; 26592661e01SYann Gautier 26692661e01SYann Gautier if (part_number != 0U) { 26792661e01SYann Gautier return part_number; 268dec286ddSYann Gautier } 269dec286ddSYann Gautier 270dec286ddSYann Gautier if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) { 27192661e01SYann Gautier panic(); 272dec286ddSYann Gautier } 273dec286ddSYann Gautier 274dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 275dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 276dec286ddSYann Gautier 27792661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 278dec286ddSYann Gautier 27992661e01SYann Gautier return part_number; 280dec286ddSYann Gautier } 281dec286ddSYann Gautier 28292661e01SYann Gautier static uint32_t get_cpu_package(void) 283dec286ddSYann Gautier { 284dec286ddSYann Gautier uint32_t package; 285dec286ddSYann Gautier 286dec286ddSYann Gautier if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) { 28792661e01SYann Gautier panic(); 288dec286ddSYann Gautier } 289dec286ddSYann Gautier 29092661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 291dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 292dec286ddSYann Gautier 29392661e01SYann Gautier return package; 294dec286ddSYann Gautier } 295dec286ddSYann Gautier 29692661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 297dec286ddSYann Gautier { 29892661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 299dec286ddSYann Gautier 300dec286ddSYann Gautier /* MPUs Part Numbers */ 30192661e01SYann Gautier switch (get_part_number()) { 302dec286ddSYann Gautier case STM32MP157C_PART_NB: 303dec286ddSYann Gautier cpu_s = "157C"; 304dec286ddSYann Gautier break; 305dec286ddSYann Gautier case STM32MP157A_PART_NB: 306dec286ddSYann Gautier cpu_s = "157A"; 307dec286ddSYann Gautier break; 308dec286ddSYann Gautier case STM32MP153C_PART_NB: 309dec286ddSYann Gautier cpu_s = "153C"; 310dec286ddSYann Gautier break; 311dec286ddSYann Gautier case STM32MP153A_PART_NB: 312dec286ddSYann Gautier cpu_s = "153A"; 313dec286ddSYann Gautier break; 314dec286ddSYann Gautier case STM32MP151C_PART_NB: 315dec286ddSYann Gautier cpu_s = "151C"; 316dec286ddSYann Gautier break; 317dec286ddSYann Gautier case STM32MP151A_PART_NB: 318dec286ddSYann Gautier cpu_s = "151A"; 319dec286ddSYann Gautier break; 3208ccf4954SLionel Debieve case STM32MP157F_PART_NB: 3218ccf4954SLionel Debieve cpu_s = "157F"; 3228ccf4954SLionel Debieve break; 3238ccf4954SLionel Debieve case STM32MP157D_PART_NB: 3248ccf4954SLionel Debieve cpu_s = "157D"; 3258ccf4954SLionel Debieve break; 3268ccf4954SLionel Debieve case STM32MP153F_PART_NB: 3278ccf4954SLionel Debieve cpu_s = "153F"; 3288ccf4954SLionel Debieve break; 3298ccf4954SLionel Debieve case STM32MP153D_PART_NB: 3308ccf4954SLionel Debieve cpu_s = "153D"; 3318ccf4954SLionel Debieve break; 3328ccf4954SLionel Debieve case STM32MP151F_PART_NB: 3338ccf4954SLionel Debieve cpu_s = "151F"; 3348ccf4954SLionel Debieve break; 3358ccf4954SLionel Debieve case STM32MP151D_PART_NB: 3368ccf4954SLionel Debieve cpu_s = "151D"; 3378ccf4954SLionel Debieve break; 338dec286ddSYann Gautier default: 339dec286ddSYann Gautier cpu_s = "????"; 340dec286ddSYann Gautier break; 341dec286ddSYann Gautier } 342dec286ddSYann Gautier 343dec286ddSYann Gautier /* Package */ 34492661e01SYann Gautier switch (get_cpu_package()) { 345dec286ddSYann Gautier case PKG_AA_LFBGA448: 346dec286ddSYann Gautier pkg = "AA"; 347dec286ddSYann Gautier break; 348dec286ddSYann Gautier case PKG_AB_LFBGA354: 349dec286ddSYann Gautier pkg = "AB"; 350dec286ddSYann Gautier break; 351dec286ddSYann Gautier case PKG_AC_TFBGA361: 352dec286ddSYann Gautier pkg = "AC"; 353dec286ddSYann Gautier break; 354dec286ddSYann Gautier case PKG_AD_TFBGA257: 355dec286ddSYann Gautier pkg = "AD"; 356dec286ddSYann Gautier break; 357dec286ddSYann Gautier default: 358dec286ddSYann Gautier pkg = "??"; 359dec286ddSYann Gautier break; 360dec286ddSYann Gautier } 361dec286ddSYann Gautier 362dec286ddSYann Gautier /* REVISION */ 36392661e01SYann Gautier switch (stm32mp_get_chip_version()) { 364dec286ddSYann Gautier case STM32MP1_REV_B: 365dec286ddSYann Gautier cpu_r = "B"; 366dec286ddSYann Gautier break; 367ffb3f277SLionel Debieve case STM32MP1_REV_Z: 368ffb3f277SLionel Debieve cpu_r = "Z"; 369ffb3f277SLionel Debieve break; 370dec286ddSYann Gautier default: 371dec286ddSYann Gautier cpu_r = "?"; 372dec286ddSYann Gautier break; 373dec286ddSYann Gautier } 374dec286ddSYann Gautier 37592661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 37692661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 37792661e01SYann Gautier } 37892661e01SYann Gautier 37992661e01SYann Gautier void stm32mp_print_cpuinfo(void) 38092661e01SYann Gautier { 38192661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 38292661e01SYann Gautier 38392661e01SYann Gautier stm32mp_get_soc_name(name); 38492661e01SYann Gautier NOTICE("CPU: %s\n", name); 385dec286ddSYann Gautier } 386dec286ddSYann Gautier 38710e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 38810e7a9e9SYann Gautier { 38910e7a9e9SYann Gautier uint32_t board_id; 39010e7a9e9SYann Gautier uint32_t board_otp; 39110e7a9e9SYann Gautier int bsec_node, bsec_board_id_node; 39210e7a9e9SYann Gautier void *fdt; 39310e7a9e9SYann Gautier const fdt32_t *cuint; 39410e7a9e9SYann Gautier 39510e7a9e9SYann Gautier if (fdt_get_address(&fdt) == 0) { 39610e7a9e9SYann Gautier panic(); 39710e7a9e9SYann Gautier } 39810e7a9e9SYann Gautier 39910e7a9e9SYann Gautier bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT); 40010e7a9e9SYann Gautier if (bsec_node < 0) { 40110e7a9e9SYann Gautier return; 40210e7a9e9SYann Gautier } 40310e7a9e9SYann Gautier 40410e7a9e9SYann Gautier bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id"); 40510e7a9e9SYann Gautier if (bsec_board_id_node <= 0) { 40610e7a9e9SYann Gautier return; 40710e7a9e9SYann Gautier } 40810e7a9e9SYann Gautier 40910e7a9e9SYann Gautier cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL); 41010e7a9e9SYann Gautier if (cuint == NULL) { 41110e7a9e9SYann Gautier panic(); 41210e7a9e9SYann Gautier } 41310e7a9e9SYann Gautier 41410e7a9e9SYann Gautier board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t); 41510e7a9e9SYann Gautier 41610e7a9e9SYann Gautier if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) { 41710e7a9e9SYann Gautier ERROR("BSEC: PART_NUMBER_OTP Error\n"); 41810e7a9e9SYann Gautier return; 41910e7a9e9SYann Gautier } 42010e7a9e9SYann Gautier 42110e7a9e9SYann Gautier if (board_id != 0U) { 42210e7a9e9SYann Gautier char rev[2]; 42310e7a9e9SYann Gautier 42410e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 42510e7a9e9SYann Gautier rev[1] = '\0'; 426ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 42710e7a9e9SYann Gautier BOARD_ID2NB(board_id), 428f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 429f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 43010e7a9e9SYann Gautier rev, 43110e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 43210e7a9e9SYann Gautier } 43310e7a9e9SYann Gautier } 43410e7a9e9SYann Gautier 435b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 436b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 437b2182cdeSYann Gautier { 43892661e01SYann Gautier switch (get_part_number()) { 439b2182cdeSYann Gautier case STM32MP151A_PART_NB: 440b2182cdeSYann Gautier case STM32MP151C_PART_NB: 4418ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4428ccf4954SLionel Debieve case STM32MP151F_PART_NB: 4438ccf4954SLionel Debieve return true; 444b2182cdeSYann Gautier default: 4458ccf4954SLionel Debieve return false; 446b2182cdeSYann Gautier } 447b2182cdeSYann Gautier } 448b2182cdeSYann Gautier 449f700423cSLionel Debieve /* Return true when device is in closed state */ 450f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 451f700423cSLionel Debieve { 452f700423cSLionel Debieve uint32_t value; 453f700423cSLionel Debieve 454f700423cSLionel Debieve if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) || 455f700423cSLionel Debieve (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) { 456f700423cSLionel Debieve return true; 457f700423cSLionel Debieve } 458f700423cSLionel Debieve 459f700423cSLionel Debieve return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED; 460f700423cSLionel Debieve } 461f700423cSLionel Debieve 46273680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 46373680c23SYann Gautier { 46473680c23SYann Gautier switch (base) { 46573680c23SYann Gautier case IWDG1_BASE: 46673680c23SYann Gautier return IWDG1_INST; 46773680c23SYann Gautier case IWDG2_BASE: 46873680c23SYann Gautier return IWDG2_INST; 46973680c23SYann Gautier default: 47073680c23SYann Gautier panic(); 47173680c23SYann Gautier } 47273680c23SYann Gautier } 47373680c23SYann Gautier 47473680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 47573680c23SYann Gautier { 47673680c23SYann Gautier uint32_t iwdg_cfg = 0U; 47773680c23SYann Gautier uint32_t otp_value; 47873680c23SYann Gautier 47973680c23SYann Gautier #if defined(IMAGE_BL2) 48073680c23SYann Gautier if (bsec_shadow_register(HW2_OTP) != BSEC_OK) { 48173680c23SYann Gautier panic(); 48273680c23SYann Gautier } 48373680c23SYann Gautier #endif 48473680c23SYann Gautier 48573680c23SYann Gautier if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) { 48673680c23SYann Gautier panic(); 48773680c23SYann Gautier } 48873680c23SYann Gautier 48973680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 49073680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 49173680c23SYann Gautier } 49273680c23SYann Gautier 49373680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 49473680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 49573680c23SYann Gautier } 49673680c23SYann Gautier 49773680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 49873680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 49973680c23SYann Gautier } 50073680c23SYann Gautier 50173680c23SYann Gautier return iwdg_cfg; 50273680c23SYann Gautier } 50373680c23SYann Gautier 50473680c23SYann Gautier #if defined(IMAGE_BL2) 50573680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 50673680c23SYann Gautier { 50773680c23SYann Gautier uint32_t otp; 50873680c23SYann Gautier uint32_t result; 50973680c23SYann Gautier 51073680c23SYann Gautier if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) { 51173680c23SYann Gautier panic(); 51273680c23SYann Gautier } 51373680c23SYann Gautier 51473680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STOP) != 0U) { 51573680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 51673680c23SYann Gautier } 51773680c23SYann Gautier 51873680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) { 51973680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 52073680c23SYann Gautier } 52173680c23SYann Gautier 52273680c23SYann Gautier result = bsec_write_otp(otp, HW2_OTP); 52373680c23SYann Gautier if (result != BSEC_OK) { 52473680c23SYann Gautier return result; 52573680c23SYann Gautier } 52673680c23SYann Gautier 52773680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 52873680c23SYann Gautier if (!bsec_write_sr_lock(HW2_OTP, 1U) || 52973680c23SYann Gautier !bsec_write_sw_lock(HW2_OTP, 1U)) { 53073680c23SYann Gautier return BSEC_LOCK_FAIL; 53173680c23SYann Gautier } 53273680c23SYann Gautier 53373680c23SYann Gautier return BSEC_OK; 53473680c23SYann Gautier } 53573680c23SYann Gautier #endif 536e6cc3ccfSYann Gautier 5374584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE 538e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 539e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 540e6cc3ccfSYann Gautier { 541e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 542e6cc3ccfSYann Gautier uint32_t ddr_size; 543e6cc3ccfSYann Gautier 544e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 545e6cc3ccfSYann Gautier return ddr_ns_size; 546e6cc3ccfSYann Gautier } 547e6cc3ccfSYann Gautier 548e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 549e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 550e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 551e6cc3ccfSYann Gautier panic(); 552e6cc3ccfSYann Gautier } 553e6cc3ccfSYann Gautier 554e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 555e6cc3ccfSYann Gautier 556e6cc3ccfSYann Gautier return ddr_ns_size; 557e6cc3ccfSYann Gautier } 5584584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */ 559