xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision ccc199eddaa6f5545e5c375be258b6ba686205ff)
1c9d75b3cSYann Gautier /*
2e6cc3ccfSYann Gautier  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
910e7a9e9SYann Gautier #include <libfdt.h>
1010e7a9e9SYann Gautier 
11c9d75b3cSYann Gautier #include <platform_def.h>
12c9d75b3cSYann Gautier 
1373680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
14c9d75b3cSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
15c9d75b3cSYann Gautier 
1610e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
1710e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
1910e7a9e9SYann Gautier #define BOARD_ID_VARIANT_MASK		GENMASK(15, 12)
2010e7a9e9SYann Gautier #define BOARD_ID_VARIANT_SHIFT		12
2110e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
2310e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2410e7a9e9SYann Gautier 
2510e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
2610e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
2710e7a9e9SYann Gautier #define BOARD_ID2VAR(_id)		(((_id) & BOARD_ID_VARIANT_MASK) >> \
2810e7a9e9SYann Gautier 					 BOARD_ID_VARIANT_SHIFT)
2910e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3010e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
3110e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3210e7a9e9SYann Gautier 
333f9c9784SYann Gautier #define MAP_SRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
343f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
35c9d75b3cSYann Gautier 					MT_MEMORY | \
36c9d75b3cSYann Gautier 					MT_RW | \
37c9d75b3cSYann Gautier 					MT_SECURE | \
38c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
39c9d75b3cSYann Gautier 
40c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
41c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
42c9d75b3cSYann Gautier 					MT_DEVICE | \
43c9d75b3cSYann Gautier 					MT_RW | \
44c9d75b3cSYann Gautier 					MT_SECURE | \
45c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
46c9d75b3cSYann Gautier 
47c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
48c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
49c9d75b3cSYann Gautier 					MT_DEVICE | \
50c9d75b3cSYann Gautier 					MT_RW | \
51c9d75b3cSYann Gautier 					MT_SECURE | \
52c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
53c9d75b3cSYann Gautier 
54c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
55c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
56c9d75b3cSYann Gautier 	MAP_SRAM,
57c9d75b3cSYann Gautier 	MAP_DEVICE1,
58c9d75b3cSYann Gautier 	MAP_DEVICE2,
59c9d75b3cSYann Gautier 	{0}
60c9d75b3cSYann Gautier };
61c9d75b3cSYann Gautier #endif
62c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
63c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
64c9d75b3cSYann Gautier 	MAP_SRAM,
65c9d75b3cSYann Gautier 	MAP_DEVICE1,
66c9d75b3cSYann Gautier 	MAP_DEVICE2,
67c9d75b3cSYann Gautier 	{0}
68c9d75b3cSYann Gautier };
69c9d75b3cSYann Gautier #endif
70c9d75b3cSYann Gautier 
71c9d75b3cSYann Gautier void configure_mmu(void)
72c9d75b3cSYann Gautier {
73c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
74c9d75b3cSYann Gautier 	init_xlat_tables();
75c9d75b3cSYann Gautier 
76c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
77c9d75b3cSYann Gautier }
788f282daeSYann Gautier 
79c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
80c0ea3b1bSEtienne Carriere {
81c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
82c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
83c0ea3b1bSEtienne Carriere 	}
84c0ea3b1bSEtienne Carriere 
85c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
86c0ea3b1bSEtienne Carriere 
87c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
88c0ea3b1bSEtienne Carriere }
89c0ea3b1bSEtienne Carriere 
90c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
91c0ea3b1bSEtienne Carriere {
92c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
93c0ea3b1bSEtienne Carriere 		return 0;
94c0ea3b1bSEtienne Carriere 	}
95c0ea3b1bSEtienne Carriere 
96c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
97c0ea3b1bSEtienne Carriere 
98c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
99c0ea3b1bSEtienne Carriere }
100c0ea3b1bSEtienne Carriere 
1018f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1028f282daeSYann Gautier {
1038f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1048f282daeSYann Gautier 		return GPIOZ;
1058f282daeSYann Gautier 	}
1068f282daeSYann Gautier 
1078f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
1088f282daeSYann Gautier 
1098f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1108f282daeSYann Gautier }
11173680c23SYann Gautier 
112*ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
113*ccc199edSEtienne Carriere {
114*ccc199edSEtienne Carriere 	switch (bank) {
115*ccc199edSEtienne Carriere 	case GPIO_BANK_A:
116*ccc199edSEtienne Carriere 	case GPIO_BANK_B:
117*ccc199edSEtienne Carriere 	case GPIO_BANK_C:
118*ccc199edSEtienne Carriere 	case GPIO_BANK_D:
119*ccc199edSEtienne Carriere 	case GPIO_BANK_E:
120*ccc199edSEtienne Carriere 	case GPIO_BANK_F:
121*ccc199edSEtienne Carriere 	case GPIO_BANK_G:
122*ccc199edSEtienne Carriere 	case GPIO_BANK_H:
123*ccc199edSEtienne Carriere 	case GPIO_BANK_I:
124*ccc199edSEtienne Carriere 	case GPIO_BANK_J:
125*ccc199edSEtienne Carriere 	case GPIO_BANK_K:
126*ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller");
127*ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
128*ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller-z");
129*ccc199edSEtienne Carriere 	default:
130*ccc199edSEtienne Carriere 		panic();
131*ccc199edSEtienne Carriere 	}
132*ccc199edSEtienne Carriere }
133*ccc199edSEtienne Carriere 
134dec286ddSYann Gautier static int get_part_number(uint32_t *part_nb)
135dec286ddSYann Gautier {
136dec286ddSYann Gautier 	uint32_t part_number;
137dec286ddSYann Gautier 	uint32_t dev_id;
138dec286ddSYann Gautier 
139dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
140dec286ddSYann Gautier 		return -1;
141dec286ddSYann Gautier 	}
142dec286ddSYann Gautier 
143dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) {
144dec286ddSYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
145dec286ddSYann Gautier 		return -1;
146dec286ddSYann Gautier 	}
147dec286ddSYann Gautier 
148dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
149dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
150dec286ddSYann Gautier 
151dec286ddSYann Gautier 	*part_nb = part_number | (dev_id << 16);
152dec286ddSYann Gautier 
153dec286ddSYann Gautier 	return 0;
154dec286ddSYann Gautier }
155dec286ddSYann Gautier 
156dec286ddSYann Gautier static int get_cpu_package(uint32_t *cpu_package)
157dec286ddSYann Gautier {
158dec286ddSYann Gautier 	uint32_t package;
159dec286ddSYann Gautier 
160dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) {
161dec286ddSYann Gautier 		ERROR("BSEC: PACKAGE_OTP Error\n");
162dec286ddSYann Gautier 		return -1;
163dec286ddSYann Gautier 	}
164dec286ddSYann Gautier 
165dec286ddSYann Gautier 	*cpu_package = (package & PACKAGE_OTP_PKG_MASK) >>
166dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
167dec286ddSYann Gautier 
168dec286ddSYann Gautier 	return 0;
169dec286ddSYann Gautier }
170dec286ddSYann Gautier 
171dec286ddSYann Gautier void stm32mp_print_cpuinfo(void)
172dec286ddSYann Gautier {
173dec286ddSYann Gautier 	const char *cpu_s, *cpu_r, *pkg;
174dec286ddSYann Gautier 	uint32_t part_number;
175dec286ddSYann Gautier 	uint32_t cpu_package;
176dec286ddSYann Gautier 	uint32_t chip_dev_id;
177dec286ddSYann Gautier 	int ret;
178dec286ddSYann Gautier 
179dec286ddSYann Gautier 	/* MPUs Part Numbers */
180dec286ddSYann Gautier 	ret = get_part_number(&part_number);
181dec286ddSYann Gautier 	if (ret < 0) {
182dec286ddSYann Gautier 		WARN("Cannot get part number\n");
183dec286ddSYann Gautier 		return;
184dec286ddSYann Gautier 	}
185dec286ddSYann Gautier 
186dec286ddSYann Gautier 	switch (part_number) {
187dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
188dec286ddSYann Gautier 		cpu_s = "157C";
189dec286ddSYann Gautier 		break;
190dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
191dec286ddSYann Gautier 		cpu_s = "157A";
192dec286ddSYann Gautier 		break;
193dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
194dec286ddSYann Gautier 		cpu_s = "153C";
195dec286ddSYann Gautier 		break;
196dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
197dec286ddSYann Gautier 		cpu_s = "153A";
198dec286ddSYann Gautier 		break;
199dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
200dec286ddSYann Gautier 		cpu_s = "151C";
201dec286ddSYann Gautier 		break;
202dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
203dec286ddSYann Gautier 		cpu_s = "151A";
204dec286ddSYann Gautier 		break;
205dec286ddSYann Gautier 	default:
206dec286ddSYann Gautier 		cpu_s = "????";
207dec286ddSYann Gautier 		break;
208dec286ddSYann Gautier 	}
209dec286ddSYann Gautier 
210dec286ddSYann Gautier 	/* Package */
211dec286ddSYann Gautier 	ret = get_cpu_package(&cpu_package);
212dec286ddSYann Gautier 	if (ret < 0) {
213dec286ddSYann Gautier 		WARN("Cannot get CPU package\n");
214dec286ddSYann Gautier 		return;
215dec286ddSYann Gautier 	}
216dec286ddSYann Gautier 
217dec286ddSYann Gautier 	switch (cpu_package) {
218dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
219dec286ddSYann Gautier 		pkg = "AA";
220dec286ddSYann Gautier 		break;
221dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
222dec286ddSYann Gautier 		pkg = "AB";
223dec286ddSYann Gautier 		break;
224dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
225dec286ddSYann Gautier 		pkg = "AC";
226dec286ddSYann Gautier 		break;
227dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
228dec286ddSYann Gautier 		pkg = "AD";
229dec286ddSYann Gautier 		break;
230dec286ddSYann Gautier 	default:
231dec286ddSYann Gautier 		pkg = "??";
232dec286ddSYann Gautier 		break;
233dec286ddSYann Gautier 	}
234dec286ddSYann Gautier 
235dec286ddSYann Gautier 	/* REVISION */
236dec286ddSYann Gautier 	ret = stm32mp1_dbgmcu_get_chip_version(&chip_dev_id);
237dec286ddSYann Gautier 	if (ret < 0) {
238dec286ddSYann Gautier 		WARN("Cannot get CPU version\n");
239dec286ddSYann Gautier 		return;
240dec286ddSYann Gautier 	}
241dec286ddSYann Gautier 
242dec286ddSYann Gautier 	switch (chip_dev_id) {
243dec286ddSYann Gautier 	case STM32MP1_REV_B:
244dec286ddSYann Gautier 		cpu_r = "B";
245dec286ddSYann Gautier 		break;
246dec286ddSYann Gautier 	default:
247dec286ddSYann Gautier 		cpu_r = "?";
248dec286ddSYann Gautier 		break;
249dec286ddSYann Gautier 	}
250dec286ddSYann Gautier 
251dec286ddSYann Gautier 	NOTICE("CPU: STM32MP%s%s Rev.%s\n", cpu_s, pkg, cpu_r);
252dec286ddSYann Gautier }
253dec286ddSYann Gautier 
25410e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
25510e7a9e9SYann Gautier {
25610e7a9e9SYann Gautier 	uint32_t board_id;
25710e7a9e9SYann Gautier 	uint32_t board_otp;
25810e7a9e9SYann Gautier 	int bsec_node, bsec_board_id_node;
25910e7a9e9SYann Gautier 	void *fdt;
26010e7a9e9SYann Gautier 	const fdt32_t *cuint;
26110e7a9e9SYann Gautier 
26210e7a9e9SYann Gautier 	if (fdt_get_address(&fdt) == 0) {
26310e7a9e9SYann Gautier 		panic();
26410e7a9e9SYann Gautier 	}
26510e7a9e9SYann Gautier 
26610e7a9e9SYann Gautier 	bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT);
26710e7a9e9SYann Gautier 	if (bsec_node < 0) {
26810e7a9e9SYann Gautier 		return;
26910e7a9e9SYann Gautier 	}
27010e7a9e9SYann Gautier 
27110e7a9e9SYann Gautier 	bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id");
27210e7a9e9SYann Gautier 	if (bsec_board_id_node <= 0) {
27310e7a9e9SYann Gautier 		return;
27410e7a9e9SYann Gautier 	}
27510e7a9e9SYann Gautier 
27610e7a9e9SYann Gautier 	cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL);
27710e7a9e9SYann Gautier 	if (cuint == NULL) {
27810e7a9e9SYann Gautier 		panic();
27910e7a9e9SYann Gautier 	}
28010e7a9e9SYann Gautier 
28110e7a9e9SYann Gautier 	board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t);
28210e7a9e9SYann Gautier 
28310e7a9e9SYann Gautier 	if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) {
28410e7a9e9SYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
28510e7a9e9SYann Gautier 		return;
28610e7a9e9SYann Gautier 	}
28710e7a9e9SYann Gautier 
28810e7a9e9SYann Gautier 	if (board_id != 0U) {
28910e7a9e9SYann Gautier 		char rev[2];
29010e7a9e9SYann Gautier 
29110e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
29210e7a9e9SYann Gautier 		rev[1] = '\0';
29310e7a9e9SYann Gautier 		NOTICE("Board: MB%04x Var%d Rev.%s-%02d\n",
29410e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
29510e7a9e9SYann Gautier 		       BOARD_ID2VAR(board_id),
29610e7a9e9SYann Gautier 		       rev,
29710e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
29810e7a9e9SYann Gautier 	}
29910e7a9e9SYann Gautier }
30010e7a9e9SYann Gautier 
301b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
302b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
303b2182cdeSYann Gautier {
304b2182cdeSYann Gautier 	uint32_t part_number;
305b2182cdeSYann Gautier 	bool ret = false;
306b2182cdeSYann Gautier 
307b2182cdeSYann Gautier 	if (get_part_number(&part_number) < 0) {
308b2182cdeSYann Gautier 		ERROR("Invalid part number, assume single core chip");
309b2182cdeSYann Gautier 		return true;
310b2182cdeSYann Gautier 	}
311b2182cdeSYann Gautier 
312b2182cdeSYann Gautier 	switch (part_number) {
313b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
314b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
315b2182cdeSYann Gautier 		ret = true;
316b2182cdeSYann Gautier 		break;
317b2182cdeSYann Gautier 
318b2182cdeSYann Gautier 	default:
319b2182cdeSYann Gautier 		break;
320b2182cdeSYann Gautier 	}
321b2182cdeSYann Gautier 
322b2182cdeSYann Gautier 	return ret;
323b2182cdeSYann Gautier }
324b2182cdeSYann Gautier 
325f700423cSLionel Debieve /* Return true when device is in closed state */
326f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
327f700423cSLionel Debieve {
328f700423cSLionel Debieve 	uint32_t value;
329f700423cSLionel Debieve 
330f700423cSLionel Debieve 	if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) ||
331f700423cSLionel Debieve 	    (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) {
332f700423cSLionel Debieve 		return true;
333f700423cSLionel Debieve 	}
334f700423cSLionel Debieve 
335f700423cSLionel Debieve 	return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED;
336f700423cSLionel Debieve }
337f700423cSLionel Debieve 
33873680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
33973680c23SYann Gautier {
34073680c23SYann Gautier 	switch (base) {
34173680c23SYann Gautier 	case IWDG1_BASE:
34273680c23SYann Gautier 		return IWDG1_INST;
34373680c23SYann Gautier 	case IWDG2_BASE:
34473680c23SYann Gautier 		return IWDG2_INST;
34573680c23SYann Gautier 	default:
34673680c23SYann Gautier 		panic();
34773680c23SYann Gautier 	}
34873680c23SYann Gautier }
34973680c23SYann Gautier 
35073680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
35173680c23SYann Gautier {
35273680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
35373680c23SYann Gautier 	uint32_t otp_value;
35473680c23SYann Gautier 
35573680c23SYann Gautier #if defined(IMAGE_BL2)
35673680c23SYann Gautier 	if (bsec_shadow_register(HW2_OTP) != BSEC_OK) {
35773680c23SYann Gautier 		panic();
35873680c23SYann Gautier 	}
35973680c23SYann Gautier #endif
36073680c23SYann Gautier 
36173680c23SYann Gautier 	if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) {
36273680c23SYann Gautier 		panic();
36373680c23SYann Gautier 	}
36473680c23SYann Gautier 
36573680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
36673680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
36773680c23SYann Gautier 	}
36873680c23SYann Gautier 
36973680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
37073680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
37173680c23SYann Gautier 	}
37273680c23SYann Gautier 
37373680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
37473680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
37573680c23SYann Gautier 	}
37673680c23SYann Gautier 
37773680c23SYann Gautier 	return iwdg_cfg;
37873680c23SYann Gautier }
37973680c23SYann Gautier 
38073680c23SYann Gautier #if defined(IMAGE_BL2)
38173680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
38273680c23SYann Gautier {
38373680c23SYann Gautier 	uint32_t otp;
38473680c23SYann Gautier 	uint32_t result;
38573680c23SYann Gautier 
38673680c23SYann Gautier 	if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) {
38773680c23SYann Gautier 		panic();
38873680c23SYann Gautier 	}
38973680c23SYann Gautier 
39073680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STOP) != 0U) {
39173680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
39273680c23SYann Gautier 	}
39373680c23SYann Gautier 
39473680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) {
39573680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
39673680c23SYann Gautier 	}
39773680c23SYann Gautier 
39873680c23SYann Gautier 	result = bsec_write_otp(otp, HW2_OTP);
39973680c23SYann Gautier 	if (result != BSEC_OK) {
40073680c23SYann Gautier 		return result;
40173680c23SYann Gautier 	}
40273680c23SYann Gautier 
40373680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
40473680c23SYann Gautier 	if (!bsec_write_sr_lock(HW2_OTP, 1U) ||
40573680c23SYann Gautier 	    !bsec_write_sw_lock(HW2_OTP, 1U)) {
40673680c23SYann Gautier 		return BSEC_LOCK_FAIL;
40773680c23SYann Gautier 	}
40873680c23SYann Gautier 
40973680c23SYann Gautier 	return BSEC_OK;
41073680c23SYann Gautier }
41173680c23SYann Gautier #endif
412e6cc3ccfSYann Gautier 
413e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
414e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
415e6cc3ccfSYann Gautier {
416e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
417e6cc3ccfSYann Gautier 	uint32_t ddr_size;
418e6cc3ccfSYann Gautier 
419e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
420e6cc3ccfSYann Gautier 		return ddr_ns_size;
421e6cc3ccfSYann Gautier 	}
422e6cc3ccfSYann Gautier 
423e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
424e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
425e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
426e6cc3ccfSYann Gautier 		panic();
427e6cc3ccfSYann Gautier 	}
428e6cc3ccfSYann Gautier 
429e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
430e6cc3ccfSYann Gautier 
431e6cc3ccfSYann Gautier 	return ddr_ns_size;
432e6cc3ccfSYann Gautier }
433