xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision c0ea3b1b79aeb67495e1a5389e50c5a315ba8de0)
1c9d75b3cSYann Gautier /*
2e6cc3ccfSYann Gautier  * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
910e7a9e9SYann Gautier #include <libfdt.h>
1010e7a9e9SYann Gautier 
11c9d75b3cSYann Gautier #include <platform_def.h>
12c9d75b3cSYann Gautier 
1373680c23SYann Gautier #include <drivers/st/stm32_iwdg.h>
14c9d75b3cSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
15c9d75b3cSYann Gautier 
1610e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
1710e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
1910e7a9e9SYann Gautier #define BOARD_ID_VARIANT_MASK		GENMASK(15, 12)
2010e7a9e9SYann Gautier #define BOARD_ID_VARIANT_SHIFT		12
2110e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
2310e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2410e7a9e9SYann Gautier 
2510e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
2610e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
2710e7a9e9SYann Gautier #define BOARD_ID2VAR(_id)		(((_id) & BOARD_ID_VARIANT_MASK) >> \
2810e7a9e9SYann Gautier 					 BOARD_ID_VARIANT_SHIFT)
2910e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3010e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
3110e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3210e7a9e9SYann Gautier 
333f9c9784SYann Gautier #define MAP_SRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
343f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
35c9d75b3cSYann Gautier 					MT_MEMORY | \
36c9d75b3cSYann Gautier 					MT_RW | \
37c9d75b3cSYann Gautier 					MT_SECURE | \
38c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
39c9d75b3cSYann Gautier 
40c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
41c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
42c9d75b3cSYann Gautier 					MT_DEVICE | \
43c9d75b3cSYann Gautier 					MT_RW | \
44c9d75b3cSYann Gautier 					MT_SECURE | \
45c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
46c9d75b3cSYann Gautier 
47c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
48c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
49c9d75b3cSYann Gautier 					MT_DEVICE | \
50c9d75b3cSYann Gautier 					MT_RW | \
51c9d75b3cSYann Gautier 					MT_SECURE | \
52c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
53c9d75b3cSYann Gautier 
54c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
55c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
56c9d75b3cSYann Gautier 	MAP_SRAM,
57c9d75b3cSYann Gautier 	MAP_DEVICE1,
58c9d75b3cSYann Gautier 	MAP_DEVICE2,
59c9d75b3cSYann Gautier 	{0}
60c9d75b3cSYann Gautier };
61c9d75b3cSYann Gautier #endif
62c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
63c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
64c9d75b3cSYann Gautier 	MAP_SRAM,
65c9d75b3cSYann Gautier 	MAP_DEVICE1,
66c9d75b3cSYann Gautier 	MAP_DEVICE2,
67c9d75b3cSYann Gautier 	{0}
68c9d75b3cSYann Gautier };
69c9d75b3cSYann Gautier #endif
70c9d75b3cSYann Gautier 
71c9d75b3cSYann Gautier void configure_mmu(void)
72c9d75b3cSYann Gautier {
73c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
74c9d75b3cSYann Gautier 	init_xlat_tables();
75c9d75b3cSYann Gautier 
76c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
77c9d75b3cSYann Gautier }
788f282daeSYann Gautier 
79*c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
80*c0ea3b1bSEtienne Carriere {
81*c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
82*c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
83*c0ea3b1bSEtienne Carriere 	}
84*c0ea3b1bSEtienne Carriere 
85*c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
86*c0ea3b1bSEtienne Carriere 
87*c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
88*c0ea3b1bSEtienne Carriere }
89*c0ea3b1bSEtienne Carriere 
90*c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
91*c0ea3b1bSEtienne Carriere {
92*c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
93*c0ea3b1bSEtienne Carriere 		return 0;
94*c0ea3b1bSEtienne Carriere 	}
95*c0ea3b1bSEtienne Carriere 
96*c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
97*c0ea3b1bSEtienne Carriere 
98*c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
99*c0ea3b1bSEtienne Carriere }
100*c0ea3b1bSEtienne Carriere 
1018f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1028f282daeSYann Gautier {
1038f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1048f282daeSYann Gautier 		return GPIOZ;
1058f282daeSYann Gautier 	}
1068f282daeSYann Gautier 
1078f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
1088f282daeSYann Gautier 
1098f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1108f282daeSYann Gautier }
11173680c23SYann Gautier 
112dec286ddSYann Gautier static int get_part_number(uint32_t *part_nb)
113dec286ddSYann Gautier {
114dec286ddSYann Gautier 	uint32_t part_number;
115dec286ddSYann Gautier 	uint32_t dev_id;
116dec286ddSYann Gautier 
117dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
118dec286ddSYann Gautier 		return -1;
119dec286ddSYann Gautier 	}
120dec286ddSYann Gautier 
121dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) {
122dec286ddSYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
123dec286ddSYann Gautier 		return -1;
124dec286ddSYann Gautier 	}
125dec286ddSYann Gautier 
126dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
127dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
128dec286ddSYann Gautier 
129dec286ddSYann Gautier 	*part_nb = part_number | (dev_id << 16);
130dec286ddSYann Gautier 
131dec286ddSYann Gautier 	return 0;
132dec286ddSYann Gautier }
133dec286ddSYann Gautier 
134dec286ddSYann Gautier static int get_cpu_package(uint32_t *cpu_package)
135dec286ddSYann Gautier {
136dec286ddSYann Gautier 	uint32_t package;
137dec286ddSYann Gautier 
138dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) {
139dec286ddSYann Gautier 		ERROR("BSEC: PACKAGE_OTP Error\n");
140dec286ddSYann Gautier 		return -1;
141dec286ddSYann Gautier 	}
142dec286ddSYann Gautier 
143dec286ddSYann Gautier 	*cpu_package = (package & PACKAGE_OTP_PKG_MASK) >>
144dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
145dec286ddSYann Gautier 
146dec286ddSYann Gautier 	return 0;
147dec286ddSYann Gautier }
148dec286ddSYann Gautier 
149dec286ddSYann Gautier void stm32mp_print_cpuinfo(void)
150dec286ddSYann Gautier {
151dec286ddSYann Gautier 	const char *cpu_s, *cpu_r, *pkg;
152dec286ddSYann Gautier 	uint32_t part_number;
153dec286ddSYann Gautier 	uint32_t cpu_package;
154dec286ddSYann Gautier 	uint32_t chip_dev_id;
155dec286ddSYann Gautier 	int ret;
156dec286ddSYann Gautier 
157dec286ddSYann Gautier 	/* MPUs Part Numbers */
158dec286ddSYann Gautier 	ret = get_part_number(&part_number);
159dec286ddSYann Gautier 	if (ret < 0) {
160dec286ddSYann Gautier 		WARN("Cannot get part number\n");
161dec286ddSYann Gautier 		return;
162dec286ddSYann Gautier 	}
163dec286ddSYann Gautier 
164dec286ddSYann Gautier 	switch (part_number) {
165dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
166dec286ddSYann Gautier 		cpu_s = "157C";
167dec286ddSYann Gautier 		break;
168dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
169dec286ddSYann Gautier 		cpu_s = "157A";
170dec286ddSYann Gautier 		break;
171dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
172dec286ddSYann Gautier 		cpu_s = "153C";
173dec286ddSYann Gautier 		break;
174dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
175dec286ddSYann Gautier 		cpu_s = "153A";
176dec286ddSYann Gautier 		break;
177dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
178dec286ddSYann Gautier 		cpu_s = "151C";
179dec286ddSYann Gautier 		break;
180dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
181dec286ddSYann Gautier 		cpu_s = "151A";
182dec286ddSYann Gautier 		break;
183dec286ddSYann Gautier 	default:
184dec286ddSYann Gautier 		cpu_s = "????";
185dec286ddSYann Gautier 		break;
186dec286ddSYann Gautier 	}
187dec286ddSYann Gautier 
188dec286ddSYann Gautier 	/* Package */
189dec286ddSYann Gautier 	ret = get_cpu_package(&cpu_package);
190dec286ddSYann Gautier 	if (ret < 0) {
191dec286ddSYann Gautier 		WARN("Cannot get CPU package\n");
192dec286ddSYann Gautier 		return;
193dec286ddSYann Gautier 	}
194dec286ddSYann Gautier 
195dec286ddSYann Gautier 	switch (cpu_package) {
196dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
197dec286ddSYann Gautier 		pkg = "AA";
198dec286ddSYann Gautier 		break;
199dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
200dec286ddSYann Gautier 		pkg = "AB";
201dec286ddSYann Gautier 		break;
202dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
203dec286ddSYann Gautier 		pkg = "AC";
204dec286ddSYann Gautier 		break;
205dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
206dec286ddSYann Gautier 		pkg = "AD";
207dec286ddSYann Gautier 		break;
208dec286ddSYann Gautier 	default:
209dec286ddSYann Gautier 		pkg = "??";
210dec286ddSYann Gautier 		break;
211dec286ddSYann Gautier 	}
212dec286ddSYann Gautier 
213dec286ddSYann Gautier 	/* REVISION */
214dec286ddSYann Gautier 	ret = stm32mp1_dbgmcu_get_chip_version(&chip_dev_id);
215dec286ddSYann Gautier 	if (ret < 0) {
216dec286ddSYann Gautier 		WARN("Cannot get CPU version\n");
217dec286ddSYann Gautier 		return;
218dec286ddSYann Gautier 	}
219dec286ddSYann Gautier 
220dec286ddSYann Gautier 	switch (chip_dev_id) {
221dec286ddSYann Gautier 	case STM32MP1_REV_B:
222dec286ddSYann Gautier 		cpu_r = "B";
223dec286ddSYann Gautier 		break;
224dec286ddSYann Gautier 	default:
225dec286ddSYann Gautier 		cpu_r = "?";
226dec286ddSYann Gautier 		break;
227dec286ddSYann Gautier 	}
228dec286ddSYann Gautier 
229dec286ddSYann Gautier 	NOTICE("CPU: STM32MP%s%s Rev.%s\n", cpu_s, pkg, cpu_r);
230dec286ddSYann Gautier }
231dec286ddSYann Gautier 
23210e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
23310e7a9e9SYann Gautier {
23410e7a9e9SYann Gautier 	uint32_t board_id;
23510e7a9e9SYann Gautier 	uint32_t board_otp;
23610e7a9e9SYann Gautier 	int bsec_node, bsec_board_id_node;
23710e7a9e9SYann Gautier 	void *fdt;
23810e7a9e9SYann Gautier 	const fdt32_t *cuint;
23910e7a9e9SYann Gautier 
24010e7a9e9SYann Gautier 	if (fdt_get_address(&fdt) == 0) {
24110e7a9e9SYann Gautier 		panic();
24210e7a9e9SYann Gautier 	}
24310e7a9e9SYann Gautier 
24410e7a9e9SYann Gautier 	bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT);
24510e7a9e9SYann Gautier 	if (bsec_node < 0) {
24610e7a9e9SYann Gautier 		return;
24710e7a9e9SYann Gautier 	}
24810e7a9e9SYann Gautier 
24910e7a9e9SYann Gautier 	bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id");
25010e7a9e9SYann Gautier 	if (bsec_board_id_node <= 0) {
25110e7a9e9SYann Gautier 		return;
25210e7a9e9SYann Gautier 	}
25310e7a9e9SYann Gautier 
25410e7a9e9SYann Gautier 	cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL);
25510e7a9e9SYann Gautier 	if (cuint == NULL) {
25610e7a9e9SYann Gautier 		panic();
25710e7a9e9SYann Gautier 	}
25810e7a9e9SYann Gautier 
25910e7a9e9SYann Gautier 	board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t);
26010e7a9e9SYann Gautier 
26110e7a9e9SYann Gautier 	if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) {
26210e7a9e9SYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
26310e7a9e9SYann Gautier 		return;
26410e7a9e9SYann Gautier 	}
26510e7a9e9SYann Gautier 
26610e7a9e9SYann Gautier 	if (board_id != 0U) {
26710e7a9e9SYann Gautier 		char rev[2];
26810e7a9e9SYann Gautier 
26910e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
27010e7a9e9SYann Gautier 		rev[1] = '\0';
27110e7a9e9SYann Gautier 		NOTICE("Board: MB%04x Var%d Rev.%s-%02d\n",
27210e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
27310e7a9e9SYann Gautier 		       BOARD_ID2VAR(board_id),
27410e7a9e9SYann Gautier 		       rev,
27510e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
27610e7a9e9SYann Gautier 	}
27710e7a9e9SYann Gautier }
27810e7a9e9SYann Gautier 
279b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
280b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
281b2182cdeSYann Gautier {
282b2182cdeSYann Gautier 	uint32_t part_number;
283b2182cdeSYann Gautier 	bool ret = false;
284b2182cdeSYann Gautier 
285b2182cdeSYann Gautier 	if (get_part_number(&part_number) < 0) {
286b2182cdeSYann Gautier 		ERROR("Invalid part number, assume single core chip");
287b2182cdeSYann Gautier 		return true;
288b2182cdeSYann Gautier 	}
289b2182cdeSYann Gautier 
290b2182cdeSYann Gautier 	switch (part_number) {
291b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
292b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
293b2182cdeSYann Gautier 		ret = true;
294b2182cdeSYann Gautier 		break;
295b2182cdeSYann Gautier 
296b2182cdeSYann Gautier 	default:
297b2182cdeSYann Gautier 		break;
298b2182cdeSYann Gautier 	}
299b2182cdeSYann Gautier 
300b2182cdeSYann Gautier 	return ret;
301b2182cdeSYann Gautier }
302b2182cdeSYann Gautier 
303f700423cSLionel Debieve /* Return true when device is in closed state */
304f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
305f700423cSLionel Debieve {
306f700423cSLionel Debieve 	uint32_t value;
307f700423cSLionel Debieve 
308f700423cSLionel Debieve 	if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) ||
309f700423cSLionel Debieve 	    (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) {
310f700423cSLionel Debieve 		return true;
311f700423cSLionel Debieve 	}
312f700423cSLionel Debieve 
313f700423cSLionel Debieve 	return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED;
314f700423cSLionel Debieve }
315f700423cSLionel Debieve 
31673680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
31773680c23SYann Gautier {
31873680c23SYann Gautier 	switch (base) {
31973680c23SYann Gautier 	case IWDG1_BASE:
32073680c23SYann Gautier 		return IWDG1_INST;
32173680c23SYann Gautier 	case IWDG2_BASE:
32273680c23SYann Gautier 		return IWDG2_INST;
32373680c23SYann Gautier 	default:
32473680c23SYann Gautier 		panic();
32573680c23SYann Gautier 	}
32673680c23SYann Gautier }
32773680c23SYann Gautier 
32873680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
32973680c23SYann Gautier {
33073680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
33173680c23SYann Gautier 	uint32_t otp_value;
33273680c23SYann Gautier 
33373680c23SYann Gautier #if defined(IMAGE_BL2)
33473680c23SYann Gautier 	if (bsec_shadow_register(HW2_OTP) != BSEC_OK) {
33573680c23SYann Gautier 		panic();
33673680c23SYann Gautier 	}
33773680c23SYann Gautier #endif
33873680c23SYann Gautier 
33973680c23SYann Gautier 	if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) {
34073680c23SYann Gautier 		panic();
34173680c23SYann Gautier 	}
34273680c23SYann Gautier 
34373680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
34473680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
34573680c23SYann Gautier 	}
34673680c23SYann Gautier 
34773680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
34873680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
34973680c23SYann Gautier 	}
35073680c23SYann Gautier 
35173680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
35273680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
35373680c23SYann Gautier 	}
35473680c23SYann Gautier 
35573680c23SYann Gautier 	return iwdg_cfg;
35673680c23SYann Gautier }
35773680c23SYann Gautier 
35873680c23SYann Gautier #if defined(IMAGE_BL2)
35973680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
36073680c23SYann Gautier {
36173680c23SYann Gautier 	uint32_t otp;
36273680c23SYann Gautier 	uint32_t result;
36373680c23SYann Gautier 
36473680c23SYann Gautier 	if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) {
36573680c23SYann Gautier 		panic();
36673680c23SYann Gautier 	}
36773680c23SYann Gautier 
36873680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STOP) != 0U) {
36973680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
37073680c23SYann Gautier 	}
37173680c23SYann Gautier 
37273680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) {
37373680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
37473680c23SYann Gautier 	}
37573680c23SYann Gautier 
37673680c23SYann Gautier 	result = bsec_write_otp(otp, HW2_OTP);
37773680c23SYann Gautier 	if (result != BSEC_OK) {
37873680c23SYann Gautier 		return result;
37973680c23SYann Gautier 	}
38073680c23SYann Gautier 
38173680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
38273680c23SYann Gautier 	if (!bsec_write_sr_lock(HW2_OTP, 1U) ||
38373680c23SYann Gautier 	    !bsec_write_sw_lock(HW2_OTP, 1U)) {
38473680c23SYann Gautier 		return BSEC_LOCK_FAIL;
38573680c23SYann Gautier 	}
38673680c23SYann Gautier 
38773680c23SYann Gautier 	return BSEC_OK;
38873680c23SYann Gautier }
38973680c23SYann Gautier #endif
390e6cc3ccfSYann Gautier 
391e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
392e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
393e6cc3ccfSYann Gautier {
394e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
395e6cc3ccfSYann Gautier 	uint32_t ddr_size;
396e6cc3ccfSYann Gautier 
397e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
398e6cc3ccfSYann Gautier 		return ddr_ns_size;
399e6cc3ccfSYann Gautier 	}
400e6cc3ccfSYann Gautier 
401e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
402e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
403e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
404e6cc3ccfSYann Gautier 		panic();
405e6cc3ccfSYann Gautier 	}
406e6cc3ccfSYann Gautier 
407e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
408e6cc3ccfSYann Gautier 
409e6cc3ccfSYann Gautier 	return ddr_ns_size;
410e6cc3ccfSYann Gautier }
411