1c9d75b3cSYann Gautier /* 2db3e0eceSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 933667d29SYann Gautier #include <drivers/clk.h> 10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 124dc77a35SYann Gautier #include <lib/mmio.h> 13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 14ff7675ebSYann Gautier #include <libfdt.h> 1510e7a9e9SYann Gautier 16*ba02add9SSughosh Ganu #include <plat/common/platform.h> 17c9d75b3cSYann Gautier #include <platform_def.h> 18c9d75b3cSYann Gautier 1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2910e7a9e9SYann Gautier 3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 3110e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 33f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3510e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 37f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3910e7a9e9SYann Gautier 404dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(20) 414dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK U(0x0000FF00) 424dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT 8 434dc77a35SYann Gautier 44*ba02add9SSughosh Ganu #define TAMP_BOOT_COUNTER_REG_ID U(21) 45*ba02add9SSughosh Ganu 460754143aSEtienne Carriere #if defined(IMAGE_BL2) 470754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 483f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 49c9d75b3cSYann Gautier MT_MEMORY | \ 50c9d75b3cSYann Gautier MT_RW | \ 51c9d75b3cSYann Gautier MT_SECURE | \ 52c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 530754143aSEtienne Carriere #elif defined(IMAGE_BL32) 540754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 550754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 560754143aSEtienne Carriere MT_MEMORY | \ 570754143aSEtienne Carriere MT_RW | \ 580754143aSEtienne Carriere MT_SECURE | \ 590754143aSEtienne Carriere MT_EXECUTE_NEVER) 600754143aSEtienne Carriere 610754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 620754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 630754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 640754143aSEtienne Carriere MT_DEVICE | \ 650754143aSEtienne Carriere MT_RW | \ 660754143aSEtienne Carriere MT_NS | \ 670754143aSEtienne Carriere MT_EXECUTE_NEVER) 680754143aSEtienne Carriere #endif 69c9d75b3cSYann Gautier 70c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 71c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 72c9d75b3cSYann Gautier MT_DEVICE | \ 73c9d75b3cSYann Gautier MT_RW | \ 74c9d75b3cSYann Gautier MT_SECURE | \ 75c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 76c9d75b3cSYann Gautier 77c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 78c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 79c9d75b3cSYann Gautier MT_DEVICE | \ 80c9d75b3cSYann Gautier MT_RW | \ 81c9d75b3cSYann Gautier MT_SECURE | \ 82c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 83c9d75b3cSYann Gautier 84c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 85c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 860754143aSEtienne Carriere MAP_SEC_SYSRAM, 87c9d75b3cSYann Gautier MAP_DEVICE1, 88db3e0eceSYann Gautier #if STM32MP_RAW_NAND 89c9d75b3cSYann Gautier MAP_DEVICE2, 90db3e0eceSYann Gautier #endif 91c9d75b3cSYann Gautier {0} 92c9d75b3cSYann Gautier }; 93c9d75b3cSYann Gautier #endif 94c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 95c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 960754143aSEtienne Carriere MAP_SEC_SYSRAM, 970754143aSEtienne Carriere MAP_NS_SYSRAM, 98c9d75b3cSYann Gautier MAP_DEVICE1, 99c9d75b3cSYann Gautier MAP_DEVICE2, 100c9d75b3cSYann Gautier {0} 101c9d75b3cSYann Gautier }; 102c9d75b3cSYann Gautier #endif 103c9d75b3cSYann Gautier 104c9d75b3cSYann Gautier void configure_mmu(void) 105c9d75b3cSYann Gautier { 106c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 107c9d75b3cSYann Gautier init_xlat_tables(); 108c9d75b3cSYann Gautier 109c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 110c9d75b3cSYann Gautier } 1118f282daeSYann Gautier 112c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 113c0ea3b1bSEtienne Carriere { 114c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 115c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 116c0ea3b1bSEtienne Carriere } 117c0ea3b1bSEtienne Carriere 118c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 119c0ea3b1bSEtienne Carriere 120c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 121c0ea3b1bSEtienne Carriere } 122c0ea3b1bSEtienne Carriere 123c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 124c0ea3b1bSEtienne Carriere { 125c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 126c0ea3b1bSEtienne Carriere return 0; 127c0ea3b1bSEtienne Carriere } 128c0ea3b1bSEtienne Carriere 129c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 130c0ea3b1bSEtienne Carriere 131c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 132c0ea3b1bSEtienne Carriere } 133c0ea3b1bSEtienne Carriere 134737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 135737ad29bSYann Gautier { 136737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 137737ad29bSYann Gautier return true; 138737ad29bSYann Gautier } 139737ad29bSYann Gautier 140737ad29bSYann Gautier return false; 141737ad29bSYann Gautier } 142737ad29bSYann Gautier 1438f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1448f282daeSYann Gautier { 1458f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1468f282daeSYann Gautier return GPIOZ; 1478f282daeSYann Gautier } 1488f282daeSYann Gautier 1498f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 1508f282daeSYann Gautier 1518f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1528f282daeSYann Gautier } 15373680c23SYann Gautier 154ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 155ccc199edSEtienne Carriere { 156ccc199edSEtienne Carriere switch (bank) { 157ccc199edSEtienne Carriere case GPIO_BANK_A: 158ccc199edSEtienne Carriere case GPIO_BANK_B: 159ccc199edSEtienne Carriere case GPIO_BANK_C: 160ccc199edSEtienne Carriere case GPIO_BANK_D: 161ccc199edSEtienne Carriere case GPIO_BANK_E: 162ccc199edSEtienne Carriere case GPIO_BANK_F: 163ccc199edSEtienne Carriere case GPIO_BANK_G: 164ccc199edSEtienne Carriere case GPIO_BANK_H: 165ccc199edSEtienne Carriere case GPIO_BANK_I: 166ccc199edSEtienne Carriere case GPIO_BANK_J: 167ccc199edSEtienne Carriere case GPIO_BANK_K: 168ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller"); 169ccc199edSEtienne Carriere case GPIO_BANK_Z: 170ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller-z"); 171ccc199edSEtienne Carriere default: 172ccc199edSEtienne Carriere panic(); 173ccc199edSEtienne Carriere } 174ccc199edSEtienne Carriere } 175ccc199edSEtienne Carriere 176acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 1779083fa11SPatrick Delaunay /* 1789083fa11SPatrick Delaunay * UART Management 1799083fa11SPatrick Delaunay */ 1809083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 1819083fa11SPatrick Delaunay USART1_BASE, 1829083fa11SPatrick Delaunay USART2_BASE, 1839083fa11SPatrick Delaunay USART3_BASE, 1849083fa11SPatrick Delaunay UART4_BASE, 1859083fa11SPatrick Delaunay UART5_BASE, 1869083fa11SPatrick Delaunay USART6_BASE, 1879083fa11SPatrick Delaunay UART7_BASE, 1889083fa11SPatrick Delaunay UART8_BASE, 1899083fa11SPatrick Delaunay }; 1909083fa11SPatrick Delaunay 1919083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 1929083fa11SPatrick Delaunay { 1939083fa11SPatrick Delaunay if ((instance_nb == 0U) || 1949083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 1959083fa11SPatrick Delaunay return 0U; 1969083fa11SPatrick Delaunay } 1979083fa11SPatrick Delaunay 1989083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 1999083fa11SPatrick Delaunay } 2009083fa11SPatrick Delaunay #endif 2019083fa11SPatrick Delaunay 202d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 203d7176f03SYann Gautier struct gpio_bank_pin_list { 204d7176f03SYann Gautier uint32_t bank; 205d7176f03SYann Gautier uint32_t pin; 206d7176f03SYann Gautier }; 207d7176f03SYann Gautier 208d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 209d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 210d7176f03SYann Gautier .bank = 0U, 211d7176f03SYann Gautier .pin = 3U, 212d7176f03SYann Gautier }, 213d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 214d7176f03SYann Gautier .bank = 1U, 215d7176f03SYann Gautier .pin = 12U, 216d7176f03SYann Gautier }, 217d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 218d7176f03SYann Gautier .bank = 1U, 219d7176f03SYann Gautier .pin = 2U, 220d7176f03SYann Gautier }, 221d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 222d7176f03SYann Gautier .bank = 1U, 223d7176f03SYann Gautier .pin = 5U, 224d7176f03SYann Gautier }, 225d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 226d7176f03SYann Gautier .bank = 2U, 227d7176f03SYann Gautier .pin = 7U, 228d7176f03SYann Gautier }, 229d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 230d7176f03SYann Gautier .bank = 5U, 231d7176f03SYann Gautier .pin = 6U, 232d7176f03SYann Gautier }, 233d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 234d7176f03SYann Gautier .bank = 4U, 235d7176f03SYann Gautier .pin = 0U, 236d7176f03SYann Gautier }, 237d7176f03SYann Gautier }; 238d7176f03SYann Gautier 239d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 240d7176f03SYann Gautier { 241d7176f03SYann Gautier size_t i; 242d7176f03SYann Gautier 243d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 244d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 245d7176f03SYann Gautier } 246d7176f03SYann Gautier } 247d7176f03SYann Gautier #endif 248d7176f03SYann Gautier 24992661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 250dec286ddSYann Gautier { 25192661e01SYann Gautier uint32_t version = 0U; 25292661e01SYann Gautier 25392661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 25492661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 25592661e01SYann Gautier return 0U; 25692661e01SYann Gautier } 25792661e01SYann Gautier 25892661e01SYann Gautier return version; 25992661e01SYann Gautier } 26092661e01SYann Gautier 26192661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 26292661e01SYann Gautier { 263dec286ddSYann Gautier uint32_t dev_id; 264dec286ddSYann Gautier 265dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 26692661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 26792661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 26892661e01SYann Gautier } 26992661e01SYann Gautier 27092661e01SYann Gautier return dev_id; 27192661e01SYann Gautier } 27292661e01SYann Gautier 27392661e01SYann Gautier static uint32_t get_part_number(void) 27492661e01SYann Gautier { 27592661e01SYann Gautier static uint32_t part_number; 27692661e01SYann Gautier 27792661e01SYann Gautier if (part_number != 0U) { 27892661e01SYann Gautier return part_number; 279dec286ddSYann Gautier } 280dec286ddSYann Gautier 281dec286ddSYann Gautier if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) { 28292661e01SYann Gautier panic(); 283dec286ddSYann Gautier } 284dec286ddSYann Gautier 285dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 286dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 287dec286ddSYann Gautier 28892661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 289dec286ddSYann Gautier 29092661e01SYann Gautier return part_number; 291dec286ddSYann Gautier } 292dec286ddSYann Gautier 29392661e01SYann Gautier static uint32_t get_cpu_package(void) 294dec286ddSYann Gautier { 295dec286ddSYann Gautier uint32_t package; 296dec286ddSYann Gautier 297dec286ddSYann Gautier if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) { 29892661e01SYann Gautier panic(); 299dec286ddSYann Gautier } 300dec286ddSYann Gautier 30192661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 302dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 303dec286ddSYann Gautier 30492661e01SYann Gautier return package; 305dec286ddSYann Gautier } 306dec286ddSYann Gautier 30792661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 308dec286ddSYann Gautier { 30992661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 310dec286ddSYann Gautier 311dec286ddSYann Gautier /* MPUs Part Numbers */ 31292661e01SYann Gautier switch (get_part_number()) { 313dec286ddSYann Gautier case STM32MP157C_PART_NB: 314dec286ddSYann Gautier cpu_s = "157C"; 315dec286ddSYann Gautier break; 316dec286ddSYann Gautier case STM32MP157A_PART_NB: 317dec286ddSYann Gautier cpu_s = "157A"; 318dec286ddSYann Gautier break; 319dec286ddSYann Gautier case STM32MP153C_PART_NB: 320dec286ddSYann Gautier cpu_s = "153C"; 321dec286ddSYann Gautier break; 322dec286ddSYann Gautier case STM32MP153A_PART_NB: 323dec286ddSYann Gautier cpu_s = "153A"; 324dec286ddSYann Gautier break; 325dec286ddSYann Gautier case STM32MP151C_PART_NB: 326dec286ddSYann Gautier cpu_s = "151C"; 327dec286ddSYann Gautier break; 328dec286ddSYann Gautier case STM32MP151A_PART_NB: 329dec286ddSYann Gautier cpu_s = "151A"; 330dec286ddSYann Gautier break; 3318ccf4954SLionel Debieve case STM32MP157F_PART_NB: 3328ccf4954SLionel Debieve cpu_s = "157F"; 3338ccf4954SLionel Debieve break; 3348ccf4954SLionel Debieve case STM32MP157D_PART_NB: 3358ccf4954SLionel Debieve cpu_s = "157D"; 3368ccf4954SLionel Debieve break; 3378ccf4954SLionel Debieve case STM32MP153F_PART_NB: 3388ccf4954SLionel Debieve cpu_s = "153F"; 3398ccf4954SLionel Debieve break; 3408ccf4954SLionel Debieve case STM32MP153D_PART_NB: 3418ccf4954SLionel Debieve cpu_s = "153D"; 3428ccf4954SLionel Debieve break; 3438ccf4954SLionel Debieve case STM32MP151F_PART_NB: 3448ccf4954SLionel Debieve cpu_s = "151F"; 3458ccf4954SLionel Debieve break; 3468ccf4954SLionel Debieve case STM32MP151D_PART_NB: 3478ccf4954SLionel Debieve cpu_s = "151D"; 3488ccf4954SLionel Debieve break; 349dec286ddSYann Gautier default: 350dec286ddSYann Gautier cpu_s = "????"; 351dec286ddSYann Gautier break; 352dec286ddSYann Gautier } 353dec286ddSYann Gautier 354dec286ddSYann Gautier /* Package */ 35592661e01SYann Gautier switch (get_cpu_package()) { 356dec286ddSYann Gautier case PKG_AA_LFBGA448: 357dec286ddSYann Gautier pkg = "AA"; 358dec286ddSYann Gautier break; 359dec286ddSYann Gautier case PKG_AB_LFBGA354: 360dec286ddSYann Gautier pkg = "AB"; 361dec286ddSYann Gautier break; 362dec286ddSYann Gautier case PKG_AC_TFBGA361: 363dec286ddSYann Gautier pkg = "AC"; 364dec286ddSYann Gautier break; 365dec286ddSYann Gautier case PKG_AD_TFBGA257: 366dec286ddSYann Gautier pkg = "AD"; 367dec286ddSYann Gautier break; 368dec286ddSYann Gautier default: 369dec286ddSYann Gautier pkg = "??"; 370dec286ddSYann Gautier break; 371dec286ddSYann Gautier } 372dec286ddSYann Gautier 373dec286ddSYann Gautier /* REVISION */ 37492661e01SYann Gautier switch (stm32mp_get_chip_version()) { 375dec286ddSYann Gautier case STM32MP1_REV_B: 376dec286ddSYann Gautier cpu_r = "B"; 377dec286ddSYann Gautier break; 378ffb3f277SLionel Debieve case STM32MP1_REV_Z: 379ffb3f277SLionel Debieve cpu_r = "Z"; 380ffb3f277SLionel Debieve break; 381dec286ddSYann Gautier default: 382dec286ddSYann Gautier cpu_r = "?"; 383dec286ddSYann Gautier break; 384dec286ddSYann Gautier } 385dec286ddSYann Gautier 38692661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 38792661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 38892661e01SYann Gautier } 38992661e01SYann Gautier 39092661e01SYann Gautier void stm32mp_print_cpuinfo(void) 39192661e01SYann Gautier { 39292661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 39392661e01SYann Gautier 39492661e01SYann Gautier stm32mp_get_soc_name(name); 39592661e01SYann Gautier NOTICE("CPU: %s\n", name); 396dec286ddSYann Gautier } 397dec286ddSYann Gautier 39810e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 39910e7a9e9SYann Gautier { 40010e7a9e9SYann Gautier uint32_t board_id; 40110e7a9e9SYann Gautier uint32_t board_otp; 40210e7a9e9SYann Gautier int bsec_node, bsec_board_id_node; 40310e7a9e9SYann Gautier void *fdt; 40410e7a9e9SYann Gautier const fdt32_t *cuint; 40510e7a9e9SYann Gautier 40610e7a9e9SYann Gautier if (fdt_get_address(&fdt) == 0) { 40710e7a9e9SYann Gautier panic(); 40810e7a9e9SYann Gautier } 40910e7a9e9SYann Gautier 41010e7a9e9SYann Gautier bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT); 41110e7a9e9SYann Gautier if (bsec_node < 0) { 41210e7a9e9SYann Gautier return; 41310e7a9e9SYann Gautier } 41410e7a9e9SYann Gautier 41510e7a9e9SYann Gautier bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id"); 41610e7a9e9SYann Gautier if (bsec_board_id_node <= 0) { 41710e7a9e9SYann Gautier return; 41810e7a9e9SYann Gautier } 41910e7a9e9SYann Gautier 42010e7a9e9SYann Gautier cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL); 42110e7a9e9SYann Gautier if (cuint == NULL) { 42210e7a9e9SYann Gautier panic(); 42310e7a9e9SYann Gautier } 42410e7a9e9SYann Gautier 42510e7a9e9SYann Gautier board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t); 42610e7a9e9SYann Gautier 42710e7a9e9SYann Gautier if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) { 42810e7a9e9SYann Gautier ERROR("BSEC: PART_NUMBER_OTP Error\n"); 42910e7a9e9SYann Gautier return; 43010e7a9e9SYann Gautier } 43110e7a9e9SYann Gautier 43210e7a9e9SYann Gautier if (board_id != 0U) { 43310e7a9e9SYann Gautier char rev[2]; 43410e7a9e9SYann Gautier 43510e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 43610e7a9e9SYann Gautier rev[1] = '\0'; 437ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 43810e7a9e9SYann Gautier BOARD_ID2NB(board_id), 439f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 440f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 44110e7a9e9SYann Gautier rev, 44210e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 44310e7a9e9SYann Gautier } 44410e7a9e9SYann Gautier } 44510e7a9e9SYann Gautier 446b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 447b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 448b2182cdeSYann Gautier { 44992661e01SYann Gautier switch (get_part_number()) { 450b2182cdeSYann Gautier case STM32MP151A_PART_NB: 451b2182cdeSYann Gautier case STM32MP151C_PART_NB: 4528ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4538ccf4954SLionel Debieve case STM32MP151F_PART_NB: 4548ccf4954SLionel Debieve return true; 455b2182cdeSYann Gautier default: 4568ccf4954SLionel Debieve return false; 457b2182cdeSYann Gautier } 458b2182cdeSYann Gautier } 459b2182cdeSYann Gautier 460f700423cSLionel Debieve /* Return true when device is in closed state */ 461f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 462f700423cSLionel Debieve { 463f700423cSLionel Debieve uint32_t value; 464f700423cSLionel Debieve 465f700423cSLionel Debieve if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) || 466f700423cSLionel Debieve (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) { 467f700423cSLionel Debieve return true; 468f700423cSLionel Debieve } 469f700423cSLionel Debieve 470f700423cSLionel Debieve return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED; 471f700423cSLionel Debieve } 472f700423cSLionel Debieve 47373680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 47473680c23SYann Gautier { 47573680c23SYann Gautier switch (base) { 47673680c23SYann Gautier case IWDG1_BASE: 47773680c23SYann Gautier return IWDG1_INST; 47873680c23SYann Gautier case IWDG2_BASE: 47973680c23SYann Gautier return IWDG2_INST; 48073680c23SYann Gautier default: 48173680c23SYann Gautier panic(); 48273680c23SYann Gautier } 48373680c23SYann Gautier } 48473680c23SYann Gautier 48573680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 48673680c23SYann Gautier { 48773680c23SYann Gautier uint32_t iwdg_cfg = 0U; 48873680c23SYann Gautier uint32_t otp_value; 48973680c23SYann Gautier 49073680c23SYann Gautier #if defined(IMAGE_BL2) 49173680c23SYann Gautier if (bsec_shadow_register(HW2_OTP) != BSEC_OK) { 49273680c23SYann Gautier panic(); 49373680c23SYann Gautier } 49473680c23SYann Gautier #endif 49573680c23SYann Gautier 49673680c23SYann Gautier if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) { 49773680c23SYann Gautier panic(); 49873680c23SYann Gautier } 49973680c23SYann Gautier 50073680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 50173680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 50273680c23SYann Gautier } 50373680c23SYann Gautier 50473680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 50573680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 50673680c23SYann Gautier } 50773680c23SYann Gautier 50873680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 50973680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 51073680c23SYann Gautier } 51173680c23SYann Gautier 51273680c23SYann Gautier return iwdg_cfg; 51373680c23SYann Gautier } 51473680c23SYann Gautier 51573680c23SYann Gautier #if defined(IMAGE_BL2) 51673680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 51773680c23SYann Gautier { 51873680c23SYann Gautier uint32_t otp; 51973680c23SYann Gautier uint32_t result; 52073680c23SYann Gautier 52173680c23SYann Gautier if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) { 52273680c23SYann Gautier panic(); 52373680c23SYann Gautier } 52473680c23SYann Gautier 52573680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STOP) != 0U) { 52673680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 52773680c23SYann Gautier } 52873680c23SYann Gautier 52973680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) { 53073680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 53173680c23SYann Gautier } 53273680c23SYann Gautier 53373680c23SYann Gautier result = bsec_write_otp(otp, HW2_OTP); 53473680c23SYann Gautier if (result != BSEC_OK) { 53573680c23SYann Gautier return result; 53673680c23SYann Gautier } 53773680c23SYann Gautier 53873680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 53973680c23SYann Gautier if (!bsec_write_sr_lock(HW2_OTP, 1U) || 54073680c23SYann Gautier !bsec_write_sw_lock(HW2_OTP, 1U)) { 54173680c23SYann Gautier return BSEC_LOCK_FAIL; 54273680c23SYann Gautier } 54373680c23SYann Gautier 54473680c23SYann Gautier return BSEC_OK; 54573680c23SYann Gautier } 54673680c23SYann Gautier #endif 547e6cc3ccfSYann Gautier 5484584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE 549e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 550e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 551e6cc3ccfSYann Gautier { 552e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 553e6cc3ccfSYann Gautier uint32_t ddr_size; 554e6cc3ccfSYann Gautier 555e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 556e6cc3ccfSYann Gautier return ddr_ns_size; 557e6cc3ccfSYann Gautier } 558e6cc3ccfSYann Gautier 559e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 560e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 561e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 562e6cc3ccfSYann Gautier panic(); 563e6cc3ccfSYann Gautier } 564e6cc3ccfSYann Gautier 565e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 566e6cc3ccfSYann Gautier 567e6cc3ccfSYann Gautier return ddr_ns_size; 568e6cc3ccfSYann Gautier } 5694584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */ 5704dc77a35SYann Gautier 5714dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance) 5724dc77a35SYann Gautier { 5734dc77a35SYann Gautier uint32_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 5744dc77a35SYann Gautier 57533667d29SYann Gautier clk_enable(RTCAPB); 5764dc77a35SYann Gautier 5774dc77a35SYann Gautier mmio_clrsetbits_32(bkpr_itf_idx, 5784dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_MASK, 5794dc77a35SYann Gautier ((interface << 4) | (instance & 0xFU)) << 5804dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_SHIFT); 5814dc77a35SYann Gautier 58233667d29SYann Gautier clk_disable(RTCAPB); 5834dc77a35SYann Gautier } 584a6bfa75cSYann Gautier 585a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance) 586a6bfa75cSYann Gautier { 587a6bfa75cSYann Gautier static uint32_t itf; 588a6bfa75cSYann Gautier 589a6bfa75cSYann Gautier if (itf == 0U) { 590a6bfa75cSYann Gautier uint32_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 591a6bfa75cSYann Gautier 59233667d29SYann Gautier clk_enable(RTCAPB); 593a6bfa75cSYann Gautier 594a6bfa75cSYann Gautier itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >> 595a6bfa75cSYann Gautier TAMP_BOOT_MODE_ITF_SHIFT; 596a6bfa75cSYann Gautier 59733667d29SYann Gautier clk_disable(RTCAPB); 598a6bfa75cSYann Gautier } 599a6bfa75cSYann Gautier 600a6bfa75cSYann Gautier *interface = itf >> 4; 601a6bfa75cSYann Gautier *instance = itf & 0xFU; 602a6bfa75cSYann Gautier } 603*ba02add9SSughosh Ganu 604*ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 605*ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void) 606*ba02add9SSughosh Ganu { 607*ba02add9SSughosh Ganu clk_enable(RTCAPB); 608*ba02add9SSughosh Ganu mmio_write_32(tamp_bkpr(TAMP_BOOT_COUNTER_REG_ID), 609*ba02add9SSughosh Ganu plat_fwu_get_boot_idx()); 610*ba02add9SSughosh Ganu clk_disable(RTCAPB); 611*ba02add9SSughosh Ganu } 612*ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 613