1c9d75b3cSYann Gautier /* 29cd784dbSYann Gautier * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 933667d29SYann Gautier #include <drivers/clk.h> 10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 124dc77a35SYann Gautier #include <lib/mmio.h> 13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 14ff7675ebSYann Gautier #include <libfdt.h> 1510e7a9e9SYann Gautier 16ba02add9SSughosh Ganu #include <plat/common/platform.h> 17c9d75b3cSYann Gautier #include <platform_def.h> 18c9d75b3cSYann Gautier 194b031ab4SYann Gautier #if STM32MP13 204b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(30) 214b031ab4SYann Gautier #endif 224b031ab4SYann Gautier #if STM32MP15 234dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(20) 244b031ab4SYann Gautier #endif 254dc77a35SYann Gautier 26e633f9c5SYann Gautier /* 27e633f9c5SYann Gautier * Backup register to store fwu update information. 28e633f9c5SYann Gautier * It should be writeable only by secure world, but also readable by non secure 29e633f9c5SYann Gautier * (so it should be in Zone 2). 30e633f9c5SYann Gautier */ 31e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_REG_ID U(10) 32ba02add9SSughosh Ganu 330754143aSEtienne Carriere #if defined(IMAGE_BL2) 340754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 353f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 36c9d75b3cSYann Gautier MT_MEMORY | \ 37c9d75b3cSYann Gautier MT_RW | \ 38c9d75b3cSYann Gautier MT_SECURE | \ 39c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 400754143aSEtienne Carriere #elif defined(IMAGE_BL32) 410754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 420754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 430754143aSEtienne Carriere MT_MEMORY | \ 440754143aSEtienne Carriere MT_RW | \ 450754143aSEtienne Carriere MT_SECURE | \ 460754143aSEtienne Carriere MT_EXECUTE_NEVER) 470754143aSEtienne Carriere 480754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 490754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 500754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 510754143aSEtienne Carriere MT_DEVICE | \ 520754143aSEtienne Carriere MT_RW | \ 530754143aSEtienne Carriere MT_NS | \ 540754143aSEtienne Carriere MT_EXECUTE_NEVER) 550754143aSEtienne Carriere #endif 56c9d75b3cSYann Gautier 57a5308745SYann Gautier #if STM32MP13 58a5308745SYann Gautier #define MAP_SRAM_ALL MAP_REGION_FLAT(SRAMS_BASE, \ 59a5308745SYann Gautier SRAMS_SIZE_2MB_ALIGNED, \ 60a5308745SYann Gautier MT_MEMORY | \ 61a5308745SYann Gautier MT_RW | \ 62a5308745SYann Gautier MT_SECURE | \ 63a5308745SYann Gautier MT_EXECUTE_NEVER) 64a5308745SYann Gautier #endif 65a5308745SYann Gautier 66c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 67c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 68c9d75b3cSYann Gautier MT_DEVICE | \ 69c9d75b3cSYann Gautier MT_RW | \ 70c9d75b3cSYann Gautier MT_SECURE | \ 71c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 72c9d75b3cSYann Gautier 73c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 74c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 75c9d75b3cSYann Gautier MT_DEVICE | \ 76c9d75b3cSYann Gautier MT_RW | \ 77c9d75b3cSYann Gautier MT_SECURE | \ 78c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 79c9d75b3cSYann Gautier 80c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 81c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 820754143aSEtienne Carriere MAP_SEC_SYSRAM, 83a5308745SYann Gautier #if STM32MP13 84a5308745SYann Gautier MAP_SRAM_ALL, 85a5308745SYann Gautier #endif 86c9d75b3cSYann Gautier MAP_DEVICE1, 87db3e0eceSYann Gautier #if STM32MP_RAW_NAND 88c9d75b3cSYann Gautier MAP_DEVICE2, 89db3e0eceSYann Gautier #endif 90c9d75b3cSYann Gautier {0} 91c9d75b3cSYann Gautier }; 92c9d75b3cSYann Gautier #endif 93c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 94c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 950754143aSEtienne Carriere MAP_SEC_SYSRAM, 960754143aSEtienne Carriere MAP_NS_SYSRAM, 97c9d75b3cSYann Gautier MAP_DEVICE1, 98c9d75b3cSYann Gautier MAP_DEVICE2, 99c9d75b3cSYann Gautier {0} 100c9d75b3cSYann Gautier }; 101c9d75b3cSYann Gautier #endif 102c9d75b3cSYann Gautier 103c9d75b3cSYann Gautier void configure_mmu(void) 104c9d75b3cSYann Gautier { 105c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 106c9d75b3cSYann Gautier init_xlat_tables(); 107c9d75b3cSYann Gautier 108c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 109c9d75b3cSYann Gautier } 1108f282daeSYann Gautier 111c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 112c0ea3b1bSEtienne Carriere { 113111a384cSYann Gautier #if STM32MP13 1145c457689SPatrick Delaunay assert(bank <= GPIO_BANK_I); 115111a384cSYann Gautier #endif 116111a384cSYann Gautier #if STM32MP15 117c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 118c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 119c0ea3b1bSEtienne Carriere } 120c0ea3b1bSEtienne Carriere 1215c457689SPatrick Delaunay assert(bank <= GPIO_BANK_K); 122111a384cSYann Gautier #endif 123c0ea3b1bSEtienne Carriere 124c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 125c0ea3b1bSEtienne Carriere } 126c0ea3b1bSEtienne Carriere 127c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 128c0ea3b1bSEtienne Carriere { 129111a384cSYann Gautier #if STM32MP13 1305c457689SPatrick Delaunay assert(bank <= GPIO_BANK_I); 131111a384cSYann Gautier #endif 132111a384cSYann Gautier #if STM32MP15 133c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 134c0ea3b1bSEtienne Carriere return 0; 135c0ea3b1bSEtienne Carriere } 136c0ea3b1bSEtienne Carriere 1375c457689SPatrick Delaunay assert(bank <= GPIO_BANK_K); 138111a384cSYann Gautier #endif 139c0ea3b1bSEtienne Carriere 140c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 141c0ea3b1bSEtienne Carriere } 142c0ea3b1bSEtienne Carriere 143737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 144737ad29bSYann Gautier { 145111a384cSYann Gautier #if STM32MP13 146111a384cSYann Gautier return true; 147111a384cSYann Gautier #endif 148111a384cSYann Gautier #if STM32MP15 149737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 150737ad29bSYann Gautier return true; 151737ad29bSYann Gautier } 152737ad29bSYann Gautier 153737ad29bSYann Gautier return false; 154111a384cSYann Gautier #endif 155737ad29bSYann Gautier } 156737ad29bSYann Gautier 1578f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1588f282daeSYann Gautier { 159111a384cSYann Gautier #if STM32MP13 1605c457689SPatrick Delaunay assert(bank <= GPIO_BANK_I); 161111a384cSYann Gautier #endif 162111a384cSYann Gautier #if STM32MP15 1638f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1648f282daeSYann Gautier return GPIOZ; 1658f282daeSYann Gautier } 1668f282daeSYann Gautier 1675c457689SPatrick Delaunay assert(bank <= GPIO_BANK_K); 168111a384cSYann Gautier #endif 1698f282daeSYann Gautier 1708f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1718f282daeSYann Gautier } 17273680c23SYann Gautier 173ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 174ccc199edSEtienne Carriere { 175b14d3e22SYann Gautier const char *node_compatible = NULL; 176b14d3e22SYann Gautier 177ccc199edSEtienne Carriere switch (bank) { 178ccc199edSEtienne Carriere case GPIO_BANK_A: 179ccc199edSEtienne Carriere case GPIO_BANK_B: 180ccc199edSEtienne Carriere case GPIO_BANK_C: 181ccc199edSEtienne Carriere case GPIO_BANK_D: 182ccc199edSEtienne Carriere case GPIO_BANK_E: 183ccc199edSEtienne Carriere case GPIO_BANK_F: 184ccc199edSEtienne Carriere case GPIO_BANK_G: 185ccc199edSEtienne Carriere case GPIO_BANK_H: 186ccc199edSEtienne Carriere case GPIO_BANK_I: 187b14d3e22SYann Gautier #if STM32MP13 188b14d3e22SYann Gautier node_compatible = "st,stm32mp135-pinctrl"; 189b14d3e22SYann Gautier break; 190b14d3e22SYann Gautier #endif 191111a384cSYann Gautier #if STM32MP15 192ccc199edSEtienne Carriere case GPIO_BANK_J: 193ccc199edSEtienne Carriere case GPIO_BANK_K: 194b14d3e22SYann Gautier node_compatible = "st,stm32mp157-pinctrl"; 195b14d3e22SYann Gautier break; 196ccc199edSEtienne Carriere case GPIO_BANK_Z: 197b14d3e22SYann Gautier node_compatible = "st,stm32mp157-z-pinctrl"; 198b14d3e22SYann Gautier break; 199111a384cSYann Gautier #endif 200ccc199edSEtienne Carriere default: 201ccc199edSEtienne Carriere panic(); 202ccc199edSEtienne Carriere } 203b14d3e22SYann Gautier 204b14d3e22SYann Gautier return fdt_node_offset_by_compatible(fdt, -1, node_compatible); 205ccc199edSEtienne Carriere } 206ccc199edSEtienne Carriere 207acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 2089083fa11SPatrick Delaunay /* 2099083fa11SPatrick Delaunay * UART Management 2109083fa11SPatrick Delaunay */ 2119083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 2129083fa11SPatrick Delaunay USART1_BASE, 2139083fa11SPatrick Delaunay USART2_BASE, 2149083fa11SPatrick Delaunay USART3_BASE, 2159083fa11SPatrick Delaunay UART4_BASE, 2169083fa11SPatrick Delaunay UART5_BASE, 2179083fa11SPatrick Delaunay USART6_BASE, 2189083fa11SPatrick Delaunay UART7_BASE, 2199083fa11SPatrick Delaunay UART8_BASE, 2209083fa11SPatrick Delaunay }; 2219083fa11SPatrick Delaunay 2229083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 2239083fa11SPatrick Delaunay { 2249083fa11SPatrick Delaunay if ((instance_nb == 0U) || 2259083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 2269083fa11SPatrick Delaunay return 0U; 2279083fa11SPatrick Delaunay } 2289083fa11SPatrick Delaunay 2299083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 2309083fa11SPatrick Delaunay } 2319083fa11SPatrick Delaunay #endif 2329083fa11SPatrick Delaunay 233d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 234d7176f03SYann Gautier struct gpio_bank_pin_list { 235d7176f03SYann Gautier uint32_t bank; 236d7176f03SYann Gautier uint32_t pin; 237d7176f03SYann Gautier }; 238d7176f03SYann Gautier 239d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 240d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 241d7176f03SYann Gautier .bank = 0U, 242d7176f03SYann Gautier .pin = 3U, 243d7176f03SYann Gautier }, 244d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 245d7176f03SYann Gautier .bank = 1U, 246d7176f03SYann Gautier .pin = 12U, 247d7176f03SYann Gautier }, 248d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 249d7176f03SYann Gautier .bank = 1U, 250d7176f03SYann Gautier .pin = 2U, 251d7176f03SYann Gautier }, 252d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 253d7176f03SYann Gautier .bank = 1U, 254d7176f03SYann Gautier .pin = 5U, 255d7176f03SYann Gautier }, 256d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 257d7176f03SYann Gautier .bank = 2U, 258d7176f03SYann Gautier .pin = 7U, 259d7176f03SYann Gautier }, 260d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 261d7176f03SYann Gautier .bank = 5U, 262d7176f03SYann Gautier .pin = 6U, 263d7176f03SYann Gautier }, 264d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 265d7176f03SYann Gautier .bank = 4U, 266d7176f03SYann Gautier .pin = 0U, 267d7176f03SYann Gautier }, 268d7176f03SYann Gautier }; 269d7176f03SYann Gautier 270d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 271d7176f03SYann Gautier { 272d7176f03SYann Gautier size_t i; 273d7176f03SYann Gautier 274d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 275d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 276d7176f03SYann Gautier } 277d7176f03SYann Gautier } 278d7176f03SYann Gautier #endif 279d7176f03SYann Gautier 28092661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 281dec286ddSYann Gautier { 2826512c3a6SYann Gautier #if STM32MP13 2836512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_version(); 2846512c3a6SYann Gautier #endif 2856512c3a6SYann Gautier #if STM32MP15 28692661e01SYann Gautier uint32_t version = 0U; 28792661e01SYann Gautier 28892661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 28992661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 29092661e01SYann Gautier return 0U; 29192661e01SYann Gautier } 29292661e01SYann Gautier 29392661e01SYann Gautier return version; 2946512c3a6SYann Gautier #endif 29592661e01SYann Gautier } 29692661e01SYann Gautier 29792661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 29892661e01SYann Gautier { 2996512c3a6SYann Gautier #if STM32MP13 3006512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_dev_id(); 3016512c3a6SYann Gautier #endif 3026512c3a6SYann Gautier #if STM32MP15 303dec286ddSYann Gautier uint32_t dev_id; 304dec286ddSYann Gautier 305dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 30692661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 30792661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 30892661e01SYann Gautier } 30992661e01SYann Gautier 31092661e01SYann Gautier return dev_id; 3116512c3a6SYann Gautier #endif 31292661e01SYann Gautier } 31392661e01SYann Gautier 31492661e01SYann Gautier static uint32_t get_part_number(void) 31592661e01SYann Gautier { 31692661e01SYann Gautier static uint32_t part_number; 31792661e01SYann Gautier 31892661e01SYann Gautier if (part_number != 0U) { 31992661e01SYann Gautier return part_number; 320dec286ddSYann Gautier } 321dec286ddSYann Gautier 322ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) { 32392661e01SYann Gautier panic(); 324dec286ddSYann Gautier } 325dec286ddSYann Gautier 326dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 327dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 328dec286ddSYann Gautier 32992661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 330dec286ddSYann Gautier 33192661e01SYann Gautier return part_number; 332dec286ddSYann Gautier } 333dec286ddSYann Gautier 33430eea116SYann Gautier #if STM32MP15 33592661e01SYann Gautier static uint32_t get_cpu_package(void) 336dec286ddSYann Gautier { 337dec286ddSYann Gautier uint32_t package; 338dec286ddSYann Gautier 339ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) { 34092661e01SYann Gautier panic(); 341dec286ddSYann Gautier } 342dec286ddSYann Gautier 34392661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 344dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 345dec286ddSYann Gautier 34692661e01SYann Gautier return package; 347dec286ddSYann Gautier } 34830eea116SYann Gautier #endif 349dec286ddSYann Gautier 35092661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 351dec286ddSYann Gautier { 352d7f5bed9SYann Gautier const char *cpu_s, *cpu_r, *pkg; 353dec286ddSYann Gautier 354dec286ddSYann Gautier /* MPUs Part Numbers */ 35592661e01SYann Gautier switch (get_part_number()) { 35630eea116SYann Gautier #if STM32MP13 35730eea116SYann Gautier case STM32MP135F_PART_NB: 35830eea116SYann Gautier cpu_s = "135F"; 35930eea116SYann Gautier break; 36030eea116SYann Gautier case STM32MP135D_PART_NB: 36130eea116SYann Gautier cpu_s = "135D"; 36230eea116SYann Gautier break; 36330eea116SYann Gautier case STM32MP135C_PART_NB: 36430eea116SYann Gautier cpu_s = "135C"; 36530eea116SYann Gautier break; 36630eea116SYann Gautier case STM32MP135A_PART_NB: 36730eea116SYann Gautier cpu_s = "135A"; 36830eea116SYann Gautier break; 36930eea116SYann Gautier case STM32MP133F_PART_NB: 37030eea116SYann Gautier cpu_s = "133F"; 37130eea116SYann Gautier break; 37230eea116SYann Gautier case STM32MP133D_PART_NB: 37330eea116SYann Gautier cpu_s = "133D"; 37430eea116SYann Gautier break; 37530eea116SYann Gautier case STM32MP133C_PART_NB: 37630eea116SYann Gautier cpu_s = "133C"; 37730eea116SYann Gautier break; 37830eea116SYann Gautier case STM32MP133A_PART_NB: 37930eea116SYann Gautier cpu_s = "133A"; 38030eea116SYann Gautier break; 38130eea116SYann Gautier case STM32MP131F_PART_NB: 38230eea116SYann Gautier cpu_s = "131F"; 38330eea116SYann Gautier break; 38430eea116SYann Gautier case STM32MP131D_PART_NB: 38530eea116SYann Gautier cpu_s = "131D"; 38630eea116SYann Gautier break; 38730eea116SYann Gautier case STM32MP131C_PART_NB: 38830eea116SYann Gautier cpu_s = "131C"; 38930eea116SYann Gautier break; 39030eea116SYann Gautier case STM32MP131A_PART_NB: 39130eea116SYann Gautier cpu_s = "131A"; 39230eea116SYann Gautier break; 39330eea116SYann Gautier #endif 39430eea116SYann Gautier #if STM32MP15 395dec286ddSYann Gautier case STM32MP157C_PART_NB: 396dec286ddSYann Gautier cpu_s = "157C"; 397dec286ddSYann Gautier break; 398dec286ddSYann Gautier case STM32MP157A_PART_NB: 399dec286ddSYann Gautier cpu_s = "157A"; 400dec286ddSYann Gautier break; 401dec286ddSYann Gautier case STM32MP153C_PART_NB: 402dec286ddSYann Gautier cpu_s = "153C"; 403dec286ddSYann Gautier break; 404dec286ddSYann Gautier case STM32MP153A_PART_NB: 405dec286ddSYann Gautier cpu_s = "153A"; 406dec286ddSYann Gautier break; 407dec286ddSYann Gautier case STM32MP151C_PART_NB: 408dec286ddSYann Gautier cpu_s = "151C"; 409dec286ddSYann Gautier break; 410dec286ddSYann Gautier case STM32MP151A_PART_NB: 411dec286ddSYann Gautier cpu_s = "151A"; 412dec286ddSYann Gautier break; 4138ccf4954SLionel Debieve case STM32MP157F_PART_NB: 4148ccf4954SLionel Debieve cpu_s = "157F"; 4158ccf4954SLionel Debieve break; 4168ccf4954SLionel Debieve case STM32MP157D_PART_NB: 4178ccf4954SLionel Debieve cpu_s = "157D"; 4188ccf4954SLionel Debieve break; 4198ccf4954SLionel Debieve case STM32MP153F_PART_NB: 4208ccf4954SLionel Debieve cpu_s = "153F"; 4218ccf4954SLionel Debieve break; 4228ccf4954SLionel Debieve case STM32MP153D_PART_NB: 4238ccf4954SLionel Debieve cpu_s = "153D"; 4248ccf4954SLionel Debieve break; 4258ccf4954SLionel Debieve case STM32MP151F_PART_NB: 4268ccf4954SLionel Debieve cpu_s = "151F"; 4278ccf4954SLionel Debieve break; 4288ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4298ccf4954SLionel Debieve cpu_s = "151D"; 4308ccf4954SLionel Debieve break; 43130eea116SYann Gautier #endif 432dec286ddSYann Gautier default: 433dec286ddSYann Gautier cpu_s = "????"; 434dec286ddSYann Gautier break; 435dec286ddSYann Gautier } 436dec286ddSYann Gautier 437dec286ddSYann Gautier /* Package */ 43830eea116SYann Gautier #if STM32MP13 43930eea116SYann Gautier /* On STM32MP13, package is not present in OTP */ 44030eea116SYann Gautier pkg = ""; 44130eea116SYann Gautier #endif 44230eea116SYann Gautier #if STM32MP15 44392661e01SYann Gautier switch (get_cpu_package()) { 444dec286ddSYann Gautier case PKG_AA_LFBGA448: 445dec286ddSYann Gautier pkg = "AA"; 446dec286ddSYann Gautier break; 447dec286ddSYann Gautier case PKG_AB_LFBGA354: 448dec286ddSYann Gautier pkg = "AB"; 449dec286ddSYann Gautier break; 450dec286ddSYann Gautier case PKG_AC_TFBGA361: 451dec286ddSYann Gautier pkg = "AC"; 452dec286ddSYann Gautier break; 453dec286ddSYann Gautier case PKG_AD_TFBGA257: 454dec286ddSYann Gautier pkg = "AD"; 455dec286ddSYann Gautier break; 456dec286ddSYann Gautier default: 457dec286ddSYann Gautier pkg = "??"; 458dec286ddSYann Gautier break; 459dec286ddSYann Gautier } 46030eea116SYann Gautier #endif 461dec286ddSYann Gautier 462dec286ddSYann Gautier /* REVISION */ 46392661e01SYann Gautier switch (stm32mp_get_chip_version()) { 464dec286ddSYann Gautier case STM32MP1_REV_B: 465dec286ddSYann Gautier cpu_r = "B"; 466dec286ddSYann Gautier break; 467a3f97f66SYann Gautier #if STM32MP13 468a3f97f66SYann Gautier case STM32MP1_REV_Y: 469a3f97f66SYann Gautier cpu_r = "Y"; 470a3f97f66SYann Gautier break; 471a3f97f66SYann Gautier #endif 472ffb3f277SLionel Debieve case STM32MP1_REV_Z: 473ffb3f277SLionel Debieve cpu_r = "Z"; 474ffb3f277SLionel Debieve break; 475dec286ddSYann Gautier default: 476dec286ddSYann Gautier cpu_r = "?"; 477dec286ddSYann Gautier break; 478dec286ddSYann Gautier } 479dec286ddSYann Gautier 48092661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 48192661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 48292661e01SYann Gautier } 48392661e01SYann Gautier 48492661e01SYann Gautier void stm32mp_print_cpuinfo(void) 48592661e01SYann Gautier { 48692661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 48792661e01SYann Gautier 48892661e01SYann Gautier stm32mp_get_soc_name(name); 48992661e01SYann Gautier NOTICE("CPU: %s\n", name); 490dec286ddSYann Gautier } 491dec286ddSYann Gautier 49210e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 49310e7a9e9SYann Gautier { 494992dba08SYann Gautier uint32_t board_id = 0U; 49510e7a9e9SYann Gautier 496ae3ce8b2SLionel Debieve if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) { 49710e7a9e9SYann Gautier return; 49810e7a9e9SYann Gautier } 49910e7a9e9SYann Gautier 50010e7a9e9SYann Gautier if (board_id != 0U) { 501992dba08SYann Gautier stm32_display_board_info(board_id); 50210e7a9e9SYann Gautier } 50310e7a9e9SYann Gautier } 50410e7a9e9SYann Gautier 505b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 506b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 507b2182cdeSYann Gautier { 5087b48a9f3SYann Gautier #if STM32MP13 5097b48a9f3SYann Gautier return true; 5107b48a9f3SYann Gautier #endif 5117b48a9f3SYann Gautier #if STM32MP15 512f7130e81SYann Gautier bool single_core = false; 513f7130e81SYann Gautier 51492661e01SYann Gautier switch (get_part_number()) { 515b2182cdeSYann Gautier case STM32MP151A_PART_NB: 516b2182cdeSYann Gautier case STM32MP151C_PART_NB: 5178ccf4954SLionel Debieve case STM32MP151D_PART_NB: 5188ccf4954SLionel Debieve case STM32MP151F_PART_NB: 519f7130e81SYann Gautier single_core = true; 520f7130e81SYann Gautier break; 521b2182cdeSYann Gautier default: 522f7130e81SYann Gautier break; 523b2182cdeSYann Gautier } 524f7130e81SYann Gautier 525f7130e81SYann Gautier return single_core; 5267b48a9f3SYann Gautier #endif 527b2182cdeSYann Gautier } 528b2182cdeSYann Gautier 529f700423cSLionel Debieve /* Return true when device is in closed state */ 5309cd784dbSYann Gautier uint32_t stm32mp_check_closed_device(void) 531f700423cSLionel Debieve { 532f700423cSLionel Debieve uint32_t value; 533f700423cSLionel Debieve 534ae3ce8b2SLionel Debieve if (stm32_get_otp_value(CFG0_OTP, &value) != 0) { 5359cd784dbSYann Gautier return STM32MP_CHIP_SEC_CLOSED; 536f700423cSLionel Debieve } 537f700423cSLionel Debieve 5381c37d0c1SNicolas Le Bayon #if STM32MP13 5391c37d0c1SNicolas Le Bayon value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT; 5401c37d0c1SNicolas Le Bayon 5411c37d0c1SNicolas Le Bayon switch (value) { 5421c37d0c1SNicolas Le Bayon case CFG0_OPEN_DEVICE: 5439cd784dbSYann Gautier return STM32MP_CHIP_SEC_OPEN; 5441c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE: 5451c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN: 5461c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_JTAG: 5479cd784dbSYann Gautier return STM32MP_CHIP_SEC_CLOSED; 5481c37d0c1SNicolas Le Bayon default: 5491c37d0c1SNicolas Le Bayon panic(); 5501c37d0c1SNicolas Le Bayon } 5511c37d0c1SNicolas Le Bayon #endif 5521c37d0c1SNicolas Le Bayon #if STM32MP15 5539cd784dbSYann Gautier if ((value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE) { 5549cd784dbSYann Gautier return STM32MP_CHIP_SEC_CLOSED; 5559cd784dbSYann Gautier } else { 5569cd784dbSYann Gautier return STM32MP_CHIP_SEC_OPEN; 5579cd784dbSYann Gautier } 5589cd784dbSYann Gautier 5591c37d0c1SNicolas Le Bayon #endif 560f700423cSLionel Debieve } 561f700423cSLionel Debieve 56249abdfd8SLionel Debieve /* Return true when device supports secure boot */ 56349abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void) 56449abdfd8SLionel Debieve { 56549abdfd8SLionel Debieve bool supported = false; 56649abdfd8SLionel Debieve 56749abdfd8SLionel Debieve switch (get_part_number()) { 56830eea116SYann Gautier #if STM32MP13 56930eea116SYann Gautier case STM32MP131C_PART_NB: 57030eea116SYann Gautier case STM32MP131F_PART_NB: 57130eea116SYann Gautier case STM32MP133C_PART_NB: 57230eea116SYann Gautier case STM32MP133F_PART_NB: 57330eea116SYann Gautier case STM32MP135C_PART_NB: 57430eea116SYann Gautier case STM32MP135F_PART_NB: 57530eea116SYann Gautier #endif 57630eea116SYann Gautier #if STM32MP15 57749abdfd8SLionel Debieve case STM32MP151C_PART_NB: 57849abdfd8SLionel Debieve case STM32MP151F_PART_NB: 57949abdfd8SLionel Debieve case STM32MP153C_PART_NB: 58049abdfd8SLionel Debieve case STM32MP153F_PART_NB: 58149abdfd8SLionel Debieve case STM32MP157C_PART_NB: 58249abdfd8SLionel Debieve case STM32MP157F_PART_NB: 58330eea116SYann Gautier #endif 58449abdfd8SLionel Debieve supported = true; 58549abdfd8SLionel Debieve break; 58649abdfd8SLionel Debieve default: 58749abdfd8SLionel Debieve break; 58849abdfd8SLionel Debieve } 58949abdfd8SLionel Debieve 59049abdfd8SLionel Debieve return supported; 59149abdfd8SLionel Debieve } 59249abdfd8SLionel Debieve 59373680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 59473680c23SYann Gautier { 59573680c23SYann Gautier switch (base) { 59673680c23SYann Gautier case IWDG1_BASE: 59773680c23SYann Gautier return IWDG1_INST; 59873680c23SYann Gautier case IWDG2_BASE: 59973680c23SYann Gautier return IWDG2_INST; 60073680c23SYann Gautier default: 60173680c23SYann Gautier panic(); 60273680c23SYann Gautier } 60373680c23SYann Gautier } 60473680c23SYann Gautier 60573680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 60673680c23SYann Gautier { 60773680c23SYann Gautier uint32_t iwdg_cfg = 0U; 60873680c23SYann Gautier uint32_t otp_value; 60973680c23SYann Gautier 610ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 61173680c23SYann Gautier panic(); 61273680c23SYann Gautier } 61373680c23SYann Gautier 61473680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 61573680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 61673680c23SYann Gautier } 61773680c23SYann Gautier 61873680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 61973680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 62073680c23SYann Gautier } 62173680c23SYann Gautier 62273680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 62373680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 62473680c23SYann Gautier } 62573680c23SYann Gautier 62673680c23SYann Gautier return iwdg_cfg; 62773680c23SYann Gautier } 62873680c23SYann Gautier 62973680c23SYann Gautier #if defined(IMAGE_BL2) 63073680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 63173680c23SYann Gautier { 632ae3ce8b2SLionel Debieve uint32_t otp_value; 63373680c23SYann Gautier uint32_t otp; 63473680c23SYann Gautier uint32_t result; 63573680c23SYann Gautier 636ae3ce8b2SLionel Debieve if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) { 63773680c23SYann Gautier panic(); 63873680c23SYann Gautier } 63973680c23SYann Gautier 640ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 641ae3ce8b2SLionel Debieve panic(); 64273680c23SYann Gautier } 64373680c23SYann Gautier 644ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STOP) != 0) { 645ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 64673680c23SYann Gautier } 64773680c23SYann Gautier 648ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) { 649ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 650ae3ce8b2SLionel Debieve } 651ae3ce8b2SLionel Debieve 652ae3ce8b2SLionel Debieve result = bsec_write_otp(otp_value, otp); 65373680c23SYann Gautier if (result != BSEC_OK) { 65473680c23SYann Gautier return result; 65573680c23SYann Gautier } 65673680c23SYann Gautier 65773680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 658ae3ce8b2SLionel Debieve if ((bsec_set_sr_lock(otp) != BSEC_OK) || 659ae3ce8b2SLionel Debieve (bsec_set_sw_lock(otp) != BSEC_OK)) { 66073680c23SYann Gautier return BSEC_LOCK_FAIL; 66173680c23SYann Gautier } 66273680c23SYann Gautier 66373680c23SYann Gautier return BSEC_OK; 66473680c23SYann Gautier } 66573680c23SYann Gautier #endif 666e6cc3ccfSYann Gautier 667d8da13e5SYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void) 6684dc77a35SYann Gautier { 669d8da13e5SYann Gautier return tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 670ab2b325cSIgor Opaniuk } 671ab2b325cSIgor Opaniuk 672981b9dcbSYann Gautier #if PSA_FWU_SUPPORT 673*b91c7f5eSYann Gautier uintptr_t stm32_get_bkpr_fwu_info_addr(void) 674ba02add9SSughosh Ganu { 675*b91c7f5eSYann Gautier return tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 6766e99fee4SSughosh Ganu } 677981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */ 678