1c9d75b3cSYann Gautier /* 2db3e0eceSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 933667d29SYann Gautier #include <drivers/clk.h> 10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 124dc77a35SYann Gautier #include <lib/mmio.h> 13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 14ff7675ebSYann Gautier #include <libfdt.h> 1510e7a9e9SYann Gautier 16ba02add9SSughosh Ganu #include <plat/common/platform.h> 17c9d75b3cSYann Gautier #include <platform_def.h> 18c9d75b3cSYann Gautier 1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2910e7a9e9SYann Gautier 3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 3110e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 33f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3510e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 37f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3910e7a9e9SYann Gautier 404b031ab4SYann Gautier #if STM32MP13 414b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(30) 424b031ab4SYann Gautier #endif 434b031ab4SYann Gautier #if STM32MP15 444dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(20) 454b031ab4SYann Gautier #endif 464dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK U(0x0000FF00) 474dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT 8 484dc77a35SYann Gautier 49e633f9c5SYann Gautier /* 50e633f9c5SYann Gautier * Backup register to store fwu update information. 51e633f9c5SYann Gautier * It should be writeable only by secure world, but also readable by non secure 52e633f9c5SYann Gautier * (so it should be in Zone 2). 53e633f9c5SYann Gautier */ 54e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_REG_ID U(10) 55e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_MSK U(0xF) 56e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_OFF U(0) 57e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_MSK U(0xF0) 58e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_OFF U(4) 59ba02add9SSughosh Ganu 600754143aSEtienne Carriere #if defined(IMAGE_BL2) 610754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 623f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 63c9d75b3cSYann Gautier MT_MEMORY | \ 64c9d75b3cSYann Gautier MT_RW | \ 65c9d75b3cSYann Gautier MT_SECURE | \ 66c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 670754143aSEtienne Carriere #elif defined(IMAGE_BL32) 680754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 690754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 700754143aSEtienne Carriere MT_MEMORY | \ 710754143aSEtienne Carriere MT_RW | \ 720754143aSEtienne Carriere MT_SECURE | \ 730754143aSEtienne Carriere MT_EXECUTE_NEVER) 740754143aSEtienne Carriere 750754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 760754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 770754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 780754143aSEtienne Carriere MT_DEVICE | \ 790754143aSEtienne Carriere MT_RW | \ 800754143aSEtienne Carriere MT_NS | \ 810754143aSEtienne Carriere MT_EXECUTE_NEVER) 820754143aSEtienne Carriere #endif 83c9d75b3cSYann Gautier 84a5308745SYann Gautier #if STM32MP13 85a5308745SYann Gautier #define MAP_SRAM_ALL MAP_REGION_FLAT(SRAMS_BASE, \ 86a5308745SYann Gautier SRAMS_SIZE_2MB_ALIGNED, \ 87a5308745SYann Gautier MT_MEMORY | \ 88a5308745SYann Gautier MT_RW | \ 89a5308745SYann Gautier MT_SECURE | \ 90a5308745SYann Gautier MT_EXECUTE_NEVER) 91a5308745SYann Gautier #endif 92a5308745SYann Gautier 93c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 94c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 95c9d75b3cSYann Gautier MT_DEVICE | \ 96c9d75b3cSYann Gautier MT_RW | \ 97c9d75b3cSYann Gautier MT_SECURE | \ 98c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 99c9d75b3cSYann Gautier 100c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 101c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 102c9d75b3cSYann Gautier MT_DEVICE | \ 103c9d75b3cSYann Gautier MT_RW | \ 104c9d75b3cSYann Gautier MT_SECURE | \ 105c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 106c9d75b3cSYann Gautier 107c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 108c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1090754143aSEtienne Carriere MAP_SEC_SYSRAM, 110a5308745SYann Gautier #if STM32MP13 111a5308745SYann Gautier MAP_SRAM_ALL, 112a5308745SYann Gautier #endif 113c9d75b3cSYann Gautier MAP_DEVICE1, 114db3e0eceSYann Gautier #if STM32MP_RAW_NAND 115c9d75b3cSYann Gautier MAP_DEVICE2, 116db3e0eceSYann Gautier #endif 117c9d75b3cSYann Gautier {0} 118c9d75b3cSYann Gautier }; 119c9d75b3cSYann Gautier #endif 120c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 121c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1220754143aSEtienne Carriere MAP_SEC_SYSRAM, 1230754143aSEtienne Carriere MAP_NS_SYSRAM, 124c9d75b3cSYann Gautier MAP_DEVICE1, 125c9d75b3cSYann Gautier MAP_DEVICE2, 126c9d75b3cSYann Gautier {0} 127c9d75b3cSYann Gautier }; 128c9d75b3cSYann Gautier #endif 129c9d75b3cSYann Gautier 130c9d75b3cSYann Gautier void configure_mmu(void) 131c9d75b3cSYann Gautier { 132c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 133c9d75b3cSYann Gautier init_xlat_tables(); 134c9d75b3cSYann Gautier 135c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 136c9d75b3cSYann Gautier } 1378f282daeSYann Gautier 138c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 139c0ea3b1bSEtienne Carriere { 140111a384cSYann Gautier #if STM32MP13 141111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 142111a384cSYann Gautier #endif 143111a384cSYann Gautier #if STM32MP15 144c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 145c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 146c0ea3b1bSEtienne Carriere } 147c0ea3b1bSEtienne Carriere 148c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 149111a384cSYann Gautier #endif 150c0ea3b1bSEtienne Carriere 151c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 152c0ea3b1bSEtienne Carriere } 153c0ea3b1bSEtienne Carriere 154c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 155c0ea3b1bSEtienne Carriere { 156111a384cSYann Gautier #if STM32MP13 157111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 158111a384cSYann Gautier #endif 159111a384cSYann Gautier #if STM32MP15 160c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 161c0ea3b1bSEtienne Carriere return 0; 162c0ea3b1bSEtienne Carriere } 163c0ea3b1bSEtienne Carriere 164c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 165111a384cSYann Gautier #endif 166c0ea3b1bSEtienne Carriere 167c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 168c0ea3b1bSEtienne Carriere } 169c0ea3b1bSEtienne Carriere 170737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 171737ad29bSYann Gautier { 172111a384cSYann Gautier #if STM32MP13 173111a384cSYann Gautier return true; 174111a384cSYann Gautier #endif 175111a384cSYann Gautier #if STM32MP15 176737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 177737ad29bSYann Gautier return true; 178737ad29bSYann Gautier } 179737ad29bSYann Gautier 180737ad29bSYann Gautier return false; 181111a384cSYann Gautier #endif 182737ad29bSYann Gautier } 183737ad29bSYann Gautier 1848f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1858f282daeSYann Gautier { 186111a384cSYann Gautier #if STM32MP13 187111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 188111a384cSYann Gautier #endif 189111a384cSYann Gautier #if STM32MP15 1908f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1918f282daeSYann Gautier return GPIOZ; 1928f282daeSYann Gautier } 1938f282daeSYann Gautier 1948f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 195111a384cSYann Gautier #endif 1968f282daeSYann Gautier 1978f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1988f282daeSYann Gautier } 19973680c23SYann Gautier 200ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 201ccc199edSEtienne Carriere { 202*b14d3e22SYann Gautier const char *node_compatible = NULL; 203*b14d3e22SYann Gautier 204ccc199edSEtienne Carriere switch (bank) { 205ccc199edSEtienne Carriere case GPIO_BANK_A: 206ccc199edSEtienne Carriere case GPIO_BANK_B: 207ccc199edSEtienne Carriere case GPIO_BANK_C: 208ccc199edSEtienne Carriere case GPIO_BANK_D: 209ccc199edSEtienne Carriere case GPIO_BANK_E: 210ccc199edSEtienne Carriere case GPIO_BANK_F: 211ccc199edSEtienne Carriere case GPIO_BANK_G: 212ccc199edSEtienne Carriere case GPIO_BANK_H: 213ccc199edSEtienne Carriere case GPIO_BANK_I: 214*b14d3e22SYann Gautier #if STM32MP13 215*b14d3e22SYann Gautier node_compatible = "st,stm32mp135-pinctrl"; 216*b14d3e22SYann Gautier break; 217*b14d3e22SYann Gautier #endif 218111a384cSYann Gautier #if STM32MP15 219ccc199edSEtienne Carriere case GPIO_BANK_J: 220ccc199edSEtienne Carriere case GPIO_BANK_K: 221*b14d3e22SYann Gautier node_compatible = "st,stm32mp157-pinctrl"; 222*b14d3e22SYann Gautier break; 223ccc199edSEtienne Carriere case GPIO_BANK_Z: 224*b14d3e22SYann Gautier node_compatible = "st,stm32mp157-z-pinctrl"; 225*b14d3e22SYann Gautier break; 226111a384cSYann Gautier #endif 227ccc199edSEtienne Carriere default: 228ccc199edSEtienne Carriere panic(); 229ccc199edSEtienne Carriere } 230*b14d3e22SYann Gautier 231*b14d3e22SYann Gautier return fdt_node_offset_by_compatible(fdt, -1, node_compatible); 232ccc199edSEtienne Carriere } 233ccc199edSEtienne Carriere 234acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 2359083fa11SPatrick Delaunay /* 2369083fa11SPatrick Delaunay * UART Management 2379083fa11SPatrick Delaunay */ 2389083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 2399083fa11SPatrick Delaunay USART1_BASE, 2409083fa11SPatrick Delaunay USART2_BASE, 2419083fa11SPatrick Delaunay USART3_BASE, 2429083fa11SPatrick Delaunay UART4_BASE, 2439083fa11SPatrick Delaunay UART5_BASE, 2449083fa11SPatrick Delaunay USART6_BASE, 2459083fa11SPatrick Delaunay UART7_BASE, 2469083fa11SPatrick Delaunay UART8_BASE, 2479083fa11SPatrick Delaunay }; 2489083fa11SPatrick Delaunay 2499083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 2509083fa11SPatrick Delaunay { 2519083fa11SPatrick Delaunay if ((instance_nb == 0U) || 2529083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 2539083fa11SPatrick Delaunay return 0U; 2549083fa11SPatrick Delaunay } 2559083fa11SPatrick Delaunay 2569083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 2579083fa11SPatrick Delaunay } 2589083fa11SPatrick Delaunay #endif 2599083fa11SPatrick Delaunay 260d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 261d7176f03SYann Gautier struct gpio_bank_pin_list { 262d7176f03SYann Gautier uint32_t bank; 263d7176f03SYann Gautier uint32_t pin; 264d7176f03SYann Gautier }; 265d7176f03SYann Gautier 266d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 267d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 268d7176f03SYann Gautier .bank = 0U, 269d7176f03SYann Gautier .pin = 3U, 270d7176f03SYann Gautier }, 271d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 272d7176f03SYann Gautier .bank = 1U, 273d7176f03SYann Gautier .pin = 12U, 274d7176f03SYann Gautier }, 275d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 276d7176f03SYann Gautier .bank = 1U, 277d7176f03SYann Gautier .pin = 2U, 278d7176f03SYann Gautier }, 279d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 280d7176f03SYann Gautier .bank = 1U, 281d7176f03SYann Gautier .pin = 5U, 282d7176f03SYann Gautier }, 283d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 284d7176f03SYann Gautier .bank = 2U, 285d7176f03SYann Gautier .pin = 7U, 286d7176f03SYann Gautier }, 287d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 288d7176f03SYann Gautier .bank = 5U, 289d7176f03SYann Gautier .pin = 6U, 290d7176f03SYann Gautier }, 291d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 292d7176f03SYann Gautier .bank = 4U, 293d7176f03SYann Gautier .pin = 0U, 294d7176f03SYann Gautier }, 295d7176f03SYann Gautier }; 296d7176f03SYann Gautier 297d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 298d7176f03SYann Gautier { 299d7176f03SYann Gautier size_t i; 300d7176f03SYann Gautier 301d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 302d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 303d7176f03SYann Gautier } 304d7176f03SYann Gautier } 305d7176f03SYann Gautier #endif 306d7176f03SYann Gautier 30792661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 308dec286ddSYann Gautier { 3096512c3a6SYann Gautier #if STM32MP13 3106512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_version(); 3116512c3a6SYann Gautier #endif 3126512c3a6SYann Gautier #if STM32MP15 31392661e01SYann Gautier uint32_t version = 0U; 31492661e01SYann Gautier 31592661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 31692661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 31792661e01SYann Gautier return 0U; 31892661e01SYann Gautier } 31992661e01SYann Gautier 32092661e01SYann Gautier return version; 3216512c3a6SYann Gautier #endif 32292661e01SYann Gautier } 32392661e01SYann Gautier 32492661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 32592661e01SYann Gautier { 3266512c3a6SYann Gautier #if STM32MP13 3276512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_dev_id(); 3286512c3a6SYann Gautier #endif 3296512c3a6SYann Gautier #if STM32MP15 330dec286ddSYann Gautier uint32_t dev_id; 331dec286ddSYann Gautier 332dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 33392661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 33492661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 33592661e01SYann Gautier } 33692661e01SYann Gautier 33792661e01SYann Gautier return dev_id; 3386512c3a6SYann Gautier #endif 33992661e01SYann Gautier } 34092661e01SYann Gautier 34192661e01SYann Gautier static uint32_t get_part_number(void) 34292661e01SYann Gautier { 34392661e01SYann Gautier static uint32_t part_number; 34492661e01SYann Gautier 34592661e01SYann Gautier if (part_number != 0U) { 34692661e01SYann Gautier return part_number; 347dec286ddSYann Gautier } 348dec286ddSYann Gautier 349ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) { 35092661e01SYann Gautier panic(); 351dec286ddSYann Gautier } 352dec286ddSYann Gautier 353dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 354dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 355dec286ddSYann Gautier 35692661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 357dec286ddSYann Gautier 35892661e01SYann Gautier return part_number; 359dec286ddSYann Gautier } 360dec286ddSYann Gautier 36130eea116SYann Gautier #if STM32MP15 36292661e01SYann Gautier static uint32_t get_cpu_package(void) 363dec286ddSYann Gautier { 364dec286ddSYann Gautier uint32_t package; 365dec286ddSYann Gautier 366ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) { 36792661e01SYann Gautier panic(); 368dec286ddSYann Gautier } 369dec286ddSYann Gautier 37092661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 371dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 372dec286ddSYann Gautier 37392661e01SYann Gautier return package; 374dec286ddSYann Gautier } 37530eea116SYann Gautier #endif 376dec286ddSYann Gautier 37792661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 378dec286ddSYann Gautier { 37992661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 380dec286ddSYann Gautier 381dec286ddSYann Gautier /* MPUs Part Numbers */ 38292661e01SYann Gautier switch (get_part_number()) { 38330eea116SYann Gautier #if STM32MP13 38430eea116SYann Gautier case STM32MP135F_PART_NB: 38530eea116SYann Gautier cpu_s = "135F"; 38630eea116SYann Gautier break; 38730eea116SYann Gautier case STM32MP135D_PART_NB: 38830eea116SYann Gautier cpu_s = "135D"; 38930eea116SYann Gautier break; 39030eea116SYann Gautier case STM32MP135C_PART_NB: 39130eea116SYann Gautier cpu_s = "135C"; 39230eea116SYann Gautier break; 39330eea116SYann Gautier case STM32MP135A_PART_NB: 39430eea116SYann Gautier cpu_s = "135A"; 39530eea116SYann Gautier break; 39630eea116SYann Gautier case STM32MP133F_PART_NB: 39730eea116SYann Gautier cpu_s = "133F"; 39830eea116SYann Gautier break; 39930eea116SYann Gautier case STM32MP133D_PART_NB: 40030eea116SYann Gautier cpu_s = "133D"; 40130eea116SYann Gautier break; 40230eea116SYann Gautier case STM32MP133C_PART_NB: 40330eea116SYann Gautier cpu_s = "133C"; 40430eea116SYann Gautier break; 40530eea116SYann Gautier case STM32MP133A_PART_NB: 40630eea116SYann Gautier cpu_s = "133A"; 40730eea116SYann Gautier break; 40830eea116SYann Gautier case STM32MP131F_PART_NB: 40930eea116SYann Gautier cpu_s = "131F"; 41030eea116SYann Gautier break; 41130eea116SYann Gautier case STM32MP131D_PART_NB: 41230eea116SYann Gautier cpu_s = "131D"; 41330eea116SYann Gautier break; 41430eea116SYann Gautier case STM32MP131C_PART_NB: 41530eea116SYann Gautier cpu_s = "131C"; 41630eea116SYann Gautier break; 41730eea116SYann Gautier case STM32MP131A_PART_NB: 41830eea116SYann Gautier cpu_s = "131A"; 41930eea116SYann Gautier break; 42030eea116SYann Gautier #endif 42130eea116SYann Gautier #if STM32MP15 422dec286ddSYann Gautier case STM32MP157C_PART_NB: 423dec286ddSYann Gautier cpu_s = "157C"; 424dec286ddSYann Gautier break; 425dec286ddSYann Gautier case STM32MP157A_PART_NB: 426dec286ddSYann Gautier cpu_s = "157A"; 427dec286ddSYann Gautier break; 428dec286ddSYann Gautier case STM32MP153C_PART_NB: 429dec286ddSYann Gautier cpu_s = "153C"; 430dec286ddSYann Gautier break; 431dec286ddSYann Gautier case STM32MP153A_PART_NB: 432dec286ddSYann Gautier cpu_s = "153A"; 433dec286ddSYann Gautier break; 434dec286ddSYann Gautier case STM32MP151C_PART_NB: 435dec286ddSYann Gautier cpu_s = "151C"; 436dec286ddSYann Gautier break; 437dec286ddSYann Gautier case STM32MP151A_PART_NB: 438dec286ddSYann Gautier cpu_s = "151A"; 439dec286ddSYann Gautier break; 4408ccf4954SLionel Debieve case STM32MP157F_PART_NB: 4418ccf4954SLionel Debieve cpu_s = "157F"; 4428ccf4954SLionel Debieve break; 4438ccf4954SLionel Debieve case STM32MP157D_PART_NB: 4448ccf4954SLionel Debieve cpu_s = "157D"; 4458ccf4954SLionel Debieve break; 4468ccf4954SLionel Debieve case STM32MP153F_PART_NB: 4478ccf4954SLionel Debieve cpu_s = "153F"; 4488ccf4954SLionel Debieve break; 4498ccf4954SLionel Debieve case STM32MP153D_PART_NB: 4508ccf4954SLionel Debieve cpu_s = "153D"; 4518ccf4954SLionel Debieve break; 4528ccf4954SLionel Debieve case STM32MP151F_PART_NB: 4538ccf4954SLionel Debieve cpu_s = "151F"; 4548ccf4954SLionel Debieve break; 4558ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4568ccf4954SLionel Debieve cpu_s = "151D"; 4578ccf4954SLionel Debieve break; 45830eea116SYann Gautier #endif 459dec286ddSYann Gautier default: 460dec286ddSYann Gautier cpu_s = "????"; 461dec286ddSYann Gautier break; 462dec286ddSYann Gautier } 463dec286ddSYann Gautier 464dec286ddSYann Gautier /* Package */ 46530eea116SYann Gautier #if STM32MP13 46630eea116SYann Gautier /* On STM32MP13, package is not present in OTP */ 46730eea116SYann Gautier pkg = ""; 46830eea116SYann Gautier #endif 46930eea116SYann Gautier #if STM32MP15 47092661e01SYann Gautier switch (get_cpu_package()) { 471dec286ddSYann Gautier case PKG_AA_LFBGA448: 472dec286ddSYann Gautier pkg = "AA"; 473dec286ddSYann Gautier break; 474dec286ddSYann Gautier case PKG_AB_LFBGA354: 475dec286ddSYann Gautier pkg = "AB"; 476dec286ddSYann Gautier break; 477dec286ddSYann Gautier case PKG_AC_TFBGA361: 478dec286ddSYann Gautier pkg = "AC"; 479dec286ddSYann Gautier break; 480dec286ddSYann Gautier case PKG_AD_TFBGA257: 481dec286ddSYann Gautier pkg = "AD"; 482dec286ddSYann Gautier break; 483dec286ddSYann Gautier default: 484dec286ddSYann Gautier pkg = "??"; 485dec286ddSYann Gautier break; 486dec286ddSYann Gautier } 48730eea116SYann Gautier #endif 488dec286ddSYann Gautier 489dec286ddSYann Gautier /* REVISION */ 49092661e01SYann Gautier switch (stm32mp_get_chip_version()) { 491dec286ddSYann Gautier case STM32MP1_REV_B: 492dec286ddSYann Gautier cpu_r = "B"; 493dec286ddSYann Gautier break; 494ffb3f277SLionel Debieve case STM32MP1_REV_Z: 495ffb3f277SLionel Debieve cpu_r = "Z"; 496ffb3f277SLionel Debieve break; 497dec286ddSYann Gautier default: 498dec286ddSYann Gautier cpu_r = "?"; 499dec286ddSYann Gautier break; 500dec286ddSYann Gautier } 501dec286ddSYann Gautier 50292661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 50392661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 50492661e01SYann Gautier } 50592661e01SYann Gautier 50692661e01SYann Gautier void stm32mp_print_cpuinfo(void) 50792661e01SYann Gautier { 50892661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 50992661e01SYann Gautier 51092661e01SYann Gautier stm32mp_get_soc_name(name); 51192661e01SYann Gautier NOTICE("CPU: %s\n", name); 512dec286ddSYann Gautier } 513dec286ddSYann Gautier 51410e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 51510e7a9e9SYann Gautier { 516ae3ce8b2SLionel Debieve uint32_t board_id = 0; 51710e7a9e9SYann Gautier 518ae3ce8b2SLionel Debieve if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) { 51910e7a9e9SYann Gautier return; 52010e7a9e9SYann Gautier } 52110e7a9e9SYann Gautier 52210e7a9e9SYann Gautier if (board_id != 0U) { 52310e7a9e9SYann Gautier char rev[2]; 52410e7a9e9SYann Gautier 52510e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 52610e7a9e9SYann Gautier rev[1] = '\0'; 527ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 52810e7a9e9SYann Gautier BOARD_ID2NB(board_id), 529f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 530f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 53110e7a9e9SYann Gautier rev, 53210e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 53310e7a9e9SYann Gautier } 53410e7a9e9SYann Gautier } 53510e7a9e9SYann Gautier 536b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 537b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 538b2182cdeSYann Gautier { 5397b48a9f3SYann Gautier #if STM32MP13 5407b48a9f3SYann Gautier return true; 5417b48a9f3SYann Gautier #endif 5427b48a9f3SYann Gautier #if STM32MP15 543f7130e81SYann Gautier bool single_core = false; 544f7130e81SYann Gautier 54592661e01SYann Gautier switch (get_part_number()) { 546b2182cdeSYann Gautier case STM32MP151A_PART_NB: 547b2182cdeSYann Gautier case STM32MP151C_PART_NB: 5488ccf4954SLionel Debieve case STM32MP151D_PART_NB: 5498ccf4954SLionel Debieve case STM32MP151F_PART_NB: 550f7130e81SYann Gautier single_core = true; 551f7130e81SYann Gautier break; 552b2182cdeSYann Gautier default: 553f7130e81SYann Gautier break; 554b2182cdeSYann Gautier } 555f7130e81SYann Gautier 556f7130e81SYann Gautier return single_core; 5577b48a9f3SYann Gautier #endif 558b2182cdeSYann Gautier } 559b2182cdeSYann Gautier 560f700423cSLionel Debieve /* Return true when device is in closed state */ 561f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 562f700423cSLionel Debieve { 563f700423cSLionel Debieve uint32_t value; 564f700423cSLionel Debieve 565ae3ce8b2SLionel Debieve if (stm32_get_otp_value(CFG0_OTP, &value) != 0) { 566f700423cSLionel Debieve return true; 567f700423cSLionel Debieve } 568f700423cSLionel Debieve 5691c37d0c1SNicolas Le Bayon #if STM32MP13 5701c37d0c1SNicolas Le Bayon value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT; 5711c37d0c1SNicolas Le Bayon 5721c37d0c1SNicolas Le Bayon switch (value) { 5731c37d0c1SNicolas Le Bayon case CFG0_OPEN_DEVICE: 5741c37d0c1SNicolas Le Bayon return false; 5751c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE: 5761c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN: 5771c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_JTAG: 5781c37d0c1SNicolas Le Bayon return true; 5791c37d0c1SNicolas Le Bayon default: 5801c37d0c1SNicolas Le Bayon panic(); 5811c37d0c1SNicolas Le Bayon } 5821c37d0c1SNicolas Le Bayon #endif 5831c37d0c1SNicolas Le Bayon #if STM32MP15 584ae3ce8b2SLionel Debieve return (value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE; 5851c37d0c1SNicolas Le Bayon #endif 586f700423cSLionel Debieve } 587f700423cSLionel Debieve 58849abdfd8SLionel Debieve /* Return true when device supports secure boot */ 58949abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void) 59049abdfd8SLionel Debieve { 59149abdfd8SLionel Debieve bool supported = false; 59249abdfd8SLionel Debieve 59349abdfd8SLionel Debieve switch (get_part_number()) { 59430eea116SYann Gautier #if STM32MP13 59530eea116SYann Gautier case STM32MP131C_PART_NB: 59630eea116SYann Gautier case STM32MP131F_PART_NB: 59730eea116SYann Gautier case STM32MP133C_PART_NB: 59830eea116SYann Gautier case STM32MP133F_PART_NB: 59930eea116SYann Gautier case STM32MP135C_PART_NB: 60030eea116SYann Gautier case STM32MP135F_PART_NB: 60130eea116SYann Gautier #endif 60230eea116SYann Gautier #if STM32MP15 60349abdfd8SLionel Debieve case STM32MP151C_PART_NB: 60449abdfd8SLionel Debieve case STM32MP151F_PART_NB: 60549abdfd8SLionel Debieve case STM32MP153C_PART_NB: 60649abdfd8SLionel Debieve case STM32MP153F_PART_NB: 60749abdfd8SLionel Debieve case STM32MP157C_PART_NB: 60849abdfd8SLionel Debieve case STM32MP157F_PART_NB: 60930eea116SYann Gautier #endif 61049abdfd8SLionel Debieve supported = true; 61149abdfd8SLionel Debieve break; 61249abdfd8SLionel Debieve default: 61349abdfd8SLionel Debieve break; 61449abdfd8SLionel Debieve } 61549abdfd8SLionel Debieve 61649abdfd8SLionel Debieve return supported; 61749abdfd8SLionel Debieve } 61849abdfd8SLionel Debieve 61973680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 62073680c23SYann Gautier { 62173680c23SYann Gautier switch (base) { 62273680c23SYann Gautier case IWDG1_BASE: 62373680c23SYann Gautier return IWDG1_INST; 62473680c23SYann Gautier case IWDG2_BASE: 62573680c23SYann Gautier return IWDG2_INST; 62673680c23SYann Gautier default: 62773680c23SYann Gautier panic(); 62873680c23SYann Gautier } 62973680c23SYann Gautier } 63073680c23SYann Gautier 63173680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 63273680c23SYann Gautier { 63373680c23SYann Gautier uint32_t iwdg_cfg = 0U; 63473680c23SYann Gautier uint32_t otp_value; 63573680c23SYann Gautier 636ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 63773680c23SYann Gautier panic(); 63873680c23SYann Gautier } 63973680c23SYann Gautier 64073680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 64173680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 64273680c23SYann Gautier } 64373680c23SYann Gautier 64473680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 64573680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 64673680c23SYann Gautier } 64773680c23SYann Gautier 64873680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 64973680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 65073680c23SYann Gautier } 65173680c23SYann Gautier 65273680c23SYann Gautier return iwdg_cfg; 65373680c23SYann Gautier } 65473680c23SYann Gautier 65573680c23SYann Gautier #if defined(IMAGE_BL2) 65673680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 65773680c23SYann Gautier { 658ae3ce8b2SLionel Debieve uint32_t otp_value; 65973680c23SYann Gautier uint32_t otp; 66073680c23SYann Gautier uint32_t result; 66173680c23SYann Gautier 662ae3ce8b2SLionel Debieve if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) { 66373680c23SYann Gautier panic(); 66473680c23SYann Gautier } 66573680c23SYann Gautier 666ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 667ae3ce8b2SLionel Debieve panic(); 66873680c23SYann Gautier } 66973680c23SYann Gautier 670ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STOP) != 0) { 671ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 67273680c23SYann Gautier } 67373680c23SYann Gautier 674ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) { 675ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 676ae3ce8b2SLionel Debieve } 677ae3ce8b2SLionel Debieve 678ae3ce8b2SLionel Debieve result = bsec_write_otp(otp_value, otp); 67973680c23SYann Gautier if (result != BSEC_OK) { 68073680c23SYann Gautier return result; 68173680c23SYann Gautier } 68273680c23SYann Gautier 68373680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 684ae3ce8b2SLionel Debieve if ((bsec_set_sr_lock(otp) != BSEC_OK) || 685ae3ce8b2SLionel Debieve (bsec_set_sw_lock(otp) != BSEC_OK)) { 68673680c23SYann Gautier return BSEC_LOCK_FAIL; 68773680c23SYann Gautier } 68873680c23SYann Gautier 68973680c23SYann Gautier return BSEC_OK; 69073680c23SYann Gautier } 69173680c23SYann Gautier #endif 692e6cc3ccfSYann Gautier 6934584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE 694e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 695e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 696e6cc3ccfSYann Gautier { 697e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 698e6cc3ccfSYann Gautier uint32_t ddr_size; 699e6cc3ccfSYann Gautier 700e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 701e6cc3ccfSYann Gautier return ddr_ns_size; 702e6cc3ccfSYann Gautier } 703e6cc3ccfSYann Gautier 704e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 705e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 706e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 707e6cc3ccfSYann Gautier panic(); 708e6cc3ccfSYann Gautier } 709e6cc3ccfSYann Gautier 710e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 711e6cc3ccfSYann Gautier 712e6cc3ccfSYann Gautier return ddr_ns_size; 713e6cc3ccfSYann Gautier } 7144584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */ 7154dc77a35SYann Gautier 7164dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance) 7174dc77a35SYann Gautier { 718c870188dSNicolas Toromanoff uintptr_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 7194dc77a35SYann Gautier 72033667d29SYann Gautier clk_enable(RTCAPB); 7214dc77a35SYann Gautier 7224dc77a35SYann Gautier mmio_clrsetbits_32(bkpr_itf_idx, 7234dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_MASK, 7244dc77a35SYann Gautier ((interface << 4) | (instance & 0xFU)) << 7254dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_SHIFT); 7264dc77a35SYann Gautier 72733667d29SYann Gautier clk_disable(RTCAPB); 7284dc77a35SYann Gautier } 729a6bfa75cSYann Gautier 730a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance) 731a6bfa75cSYann Gautier { 732a6bfa75cSYann Gautier static uint32_t itf; 733a6bfa75cSYann Gautier 734a6bfa75cSYann Gautier if (itf == 0U) { 735c870188dSNicolas Toromanoff uintptr_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 736a6bfa75cSYann Gautier 73733667d29SYann Gautier clk_enable(RTCAPB); 738a6bfa75cSYann Gautier 739a6bfa75cSYann Gautier itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >> 740a6bfa75cSYann Gautier TAMP_BOOT_MODE_ITF_SHIFT; 741a6bfa75cSYann Gautier 74233667d29SYann Gautier clk_disable(RTCAPB); 743a6bfa75cSYann Gautier } 744a6bfa75cSYann Gautier 745a6bfa75cSYann Gautier *interface = itf >> 4; 746a6bfa75cSYann Gautier *instance = itf & 0xFU; 747a6bfa75cSYann Gautier } 748ba02add9SSughosh Ganu 749ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 750ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void) 751ba02add9SSughosh Ganu { 752ba02add9SSughosh Ganu clk_enable(RTCAPB); 753e633f9c5SYann Gautier mmio_clrsetbits_32(tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID), 754e633f9c5SYann Gautier TAMP_BOOT_FWU_INFO_IDX_MSK, 755e633f9c5SYann Gautier (plat_fwu_get_boot_idx() << TAMP_BOOT_FWU_INFO_IDX_OFF) & 756e633f9c5SYann Gautier TAMP_BOOT_FWU_INFO_IDX_MSK); 757ba02add9SSughosh Ganu clk_disable(RTCAPB); 758ba02add9SSughosh Ganu } 759f87de907SNicolas Toromanoff 760f87de907SNicolas Toromanoff uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void) 761f87de907SNicolas Toromanoff { 762f87de907SNicolas Toromanoff uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 763f87de907SNicolas Toromanoff uint32_t try_cnt; 764f87de907SNicolas Toromanoff 765f87de907SNicolas Toromanoff clk_enable(RTCAPB); 766f87de907SNicolas Toromanoff try_cnt = (mmio_read_32(bkpr_fwu_cnt) & TAMP_BOOT_FWU_INFO_CNT_MSK) >> 767f87de907SNicolas Toromanoff TAMP_BOOT_FWU_INFO_CNT_OFF; 768f87de907SNicolas Toromanoff 769f87de907SNicolas Toromanoff assert(try_cnt <= FWU_MAX_TRIAL_REBOOT); 770f87de907SNicolas Toromanoff 771f87de907SNicolas Toromanoff if (try_cnt != 0U) { 772f87de907SNicolas Toromanoff mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK, 773f87de907SNicolas Toromanoff (try_cnt - 1U) << TAMP_BOOT_FWU_INFO_CNT_OFF); 774f87de907SNicolas Toromanoff } 775f87de907SNicolas Toromanoff clk_disable(RTCAPB); 776f87de907SNicolas Toromanoff 777f87de907SNicolas Toromanoff return try_cnt; 778f87de907SNicolas Toromanoff } 779f87de907SNicolas Toromanoff 780f87de907SNicolas Toromanoff void stm32_set_max_fwu_trial_boot_cnt(void) 781f87de907SNicolas Toromanoff { 782f87de907SNicolas Toromanoff uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 783f87de907SNicolas Toromanoff 784f87de907SNicolas Toromanoff clk_enable(RTCAPB); 785f87de907SNicolas Toromanoff mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK, 786f87de907SNicolas Toromanoff (FWU_MAX_TRIAL_REBOOT << TAMP_BOOT_FWU_INFO_CNT_OFF) & 787f87de907SNicolas Toromanoff TAMP_BOOT_FWU_INFO_CNT_MSK); 788f87de907SNicolas Toromanoff clk_disable(RTCAPB); 789f87de907SNicolas Toromanoff } 790ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 791