1c9d75b3cSYann Gautier /* 2db3e0eceSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 933667d29SYann Gautier #include <drivers/clk.h> 10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 124dc77a35SYann Gautier #include <lib/mmio.h> 13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 14ff7675ebSYann Gautier #include <libfdt.h> 1510e7a9e9SYann Gautier 16ba02add9SSughosh Ganu #include <plat/common/platform.h> 17c9d75b3cSYann Gautier #include <platform_def.h> 18c9d75b3cSYann Gautier 1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2910e7a9e9SYann Gautier 3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 3110e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 33f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3510e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 37f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3910e7a9e9SYann Gautier 404b031ab4SYann Gautier #if STM32MP13 414b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(30) 424b031ab4SYann Gautier #endif 434b031ab4SYann Gautier #if STM32MP15 444dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(20) 454b031ab4SYann Gautier #endif 46*ab2b325cSIgor Opaniuk #define TAMP_BOOT_MODE_ITF_MASK GENMASK(15, 8) 474dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT 8 48*ab2b325cSIgor Opaniuk #define TAMP_BOOT_MODE_AUTH_MASK GENMASK(23, 16) 49*ab2b325cSIgor Opaniuk #define TAMP_BOOT_MODE_AUTH_SHIFT 16 504dc77a35SYann Gautier 51e633f9c5SYann Gautier /* 52e633f9c5SYann Gautier * Backup register to store fwu update information. 53e633f9c5SYann Gautier * It should be writeable only by secure world, but also readable by non secure 54e633f9c5SYann Gautier * (so it should be in Zone 2). 55e633f9c5SYann Gautier */ 56e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_REG_ID U(10) 57*ab2b325cSIgor Opaniuk #define TAMP_BOOT_FWU_INFO_IDX_MSK GENMASK(3, 0) 58e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_OFF U(0) 59*ab2b325cSIgor Opaniuk #define TAMP_BOOT_FWU_INFO_CNT_MSK GENMASK(7, 4) 60e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_OFF U(4) 61ba02add9SSughosh Ganu 620754143aSEtienne Carriere #if defined(IMAGE_BL2) 630754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 643f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 65c9d75b3cSYann Gautier MT_MEMORY | \ 66c9d75b3cSYann Gautier MT_RW | \ 67c9d75b3cSYann Gautier MT_SECURE | \ 68c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 690754143aSEtienne Carriere #elif defined(IMAGE_BL32) 700754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 710754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 720754143aSEtienne Carriere MT_MEMORY | \ 730754143aSEtienne Carriere MT_RW | \ 740754143aSEtienne Carriere MT_SECURE | \ 750754143aSEtienne Carriere MT_EXECUTE_NEVER) 760754143aSEtienne Carriere 770754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 780754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 790754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 800754143aSEtienne Carriere MT_DEVICE | \ 810754143aSEtienne Carriere MT_RW | \ 820754143aSEtienne Carriere MT_NS | \ 830754143aSEtienne Carriere MT_EXECUTE_NEVER) 840754143aSEtienne Carriere #endif 85c9d75b3cSYann Gautier 86a5308745SYann Gautier #if STM32MP13 87a5308745SYann Gautier #define MAP_SRAM_ALL MAP_REGION_FLAT(SRAMS_BASE, \ 88a5308745SYann Gautier SRAMS_SIZE_2MB_ALIGNED, \ 89a5308745SYann Gautier MT_MEMORY | \ 90a5308745SYann Gautier MT_RW | \ 91a5308745SYann Gautier MT_SECURE | \ 92a5308745SYann Gautier MT_EXECUTE_NEVER) 93a5308745SYann Gautier #endif 94a5308745SYann Gautier 95c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 96c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 97c9d75b3cSYann Gautier MT_DEVICE | \ 98c9d75b3cSYann Gautier MT_RW | \ 99c9d75b3cSYann Gautier MT_SECURE | \ 100c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 101c9d75b3cSYann Gautier 102c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 103c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 104c9d75b3cSYann Gautier MT_DEVICE | \ 105c9d75b3cSYann Gautier MT_RW | \ 106c9d75b3cSYann Gautier MT_SECURE | \ 107c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 108c9d75b3cSYann Gautier 109c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 110c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1110754143aSEtienne Carriere MAP_SEC_SYSRAM, 112a5308745SYann Gautier #if STM32MP13 113a5308745SYann Gautier MAP_SRAM_ALL, 114a5308745SYann Gautier #endif 115c9d75b3cSYann Gautier MAP_DEVICE1, 116db3e0eceSYann Gautier #if STM32MP_RAW_NAND 117c9d75b3cSYann Gautier MAP_DEVICE2, 118db3e0eceSYann Gautier #endif 119c9d75b3cSYann Gautier {0} 120c9d75b3cSYann Gautier }; 121c9d75b3cSYann Gautier #endif 122c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 123c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1240754143aSEtienne Carriere MAP_SEC_SYSRAM, 1250754143aSEtienne Carriere MAP_NS_SYSRAM, 126c9d75b3cSYann Gautier MAP_DEVICE1, 127c9d75b3cSYann Gautier MAP_DEVICE2, 128c9d75b3cSYann Gautier {0} 129c9d75b3cSYann Gautier }; 130c9d75b3cSYann Gautier #endif 131c9d75b3cSYann Gautier 132c9d75b3cSYann Gautier void configure_mmu(void) 133c9d75b3cSYann Gautier { 134c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 135c9d75b3cSYann Gautier init_xlat_tables(); 136c9d75b3cSYann Gautier 137c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 138c9d75b3cSYann Gautier } 1398f282daeSYann Gautier 140c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 141c0ea3b1bSEtienne Carriere { 142111a384cSYann Gautier #if STM32MP13 143111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 144111a384cSYann Gautier #endif 145111a384cSYann Gautier #if STM32MP15 146c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 147c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 148c0ea3b1bSEtienne Carriere } 149c0ea3b1bSEtienne Carriere 150c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 151111a384cSYann Gautier #endif 152c0ea3b1bSEtienne Carriere 153c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 154c0ea3b1bSEtienne Carriere } 155c0ea3b1bSEtienne Carriere 156c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 157c0ea3b1bSEtienne Carriere { 158111a384cSYann Gautier #if STM32MP13 159111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 160111a384cSYann Gautier #endif 161111a384cSYann Gautier #if STM32MP15 162c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 163c0ea3b1bSEtienne Carriere return 0; 164c0ea3b1bSEtienne Carriere } 165c0ea3b1bSEtienne Carriere 166c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 167111a384cSYann Gautier #endif 168c0ea3b1bSEtienne Carriere 169c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 170c0ea3b1bSEtienne Carriere } 171c0ea3b1bSEtienne Carriere 172737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 173737ad29bSYann Gautier { 174111a384cSYann Gautier #if STM32MP13 175111a384cSYann Gautier return true; 176111a384cSYann Gautier #endif 177111a384cSYann Gautier #if STM32MP15 178737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 179737ad29bSYann Gautier return true; 180737ad29bSYann Gautier } 181737ad29bSYann Gautier 182737ad29bSYann Gautier return false; 183111a384cSYann Gautier #endif 184737ad29bSYann Gautier } 185737ad29bSYann Gautier 1868f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1878f282daeSYann Gautier { 188111a384cSYann Gautier #if STM32MP13 189111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 190111a384cSYann Gautier #endif 191111a384cSYann Gautier #if STM32MP15 1928f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1938f282daeSYann Gautier return GPIOZ; 1948f282daeSYann Gautier } 1958f282daeSYann Gautier 1968f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 197111a384cSYann Gautier #endif 1988f282daeSYann Gautier 1998f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 2008f282daeSYann Gautier } 20173680c23SYann Gautier 202ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 203ccc199edSEtienne Carriere { 204b14d3e22SYann Gautier const char *node_compatible = NULL; 205b14d3e22SYann Gautier 206ccc199edSEtienne Carriere switch (bank) { 207ccc199edSEtienne Carriere case GPIO_BANK_A: 208ccc199edSEtienne Carriere case GPIO_BANK_B: 209ccc199edSEtienne Carriere case GPIO_BANK_C: 210ccc199edSEtienne Carriere case GPIO_BANK_D: 211ccc199edSEtienne Carriere case GPIO_BANK_E: 212ccc199edSEtienne Carriere case GPIO_BANK_F: 213ccc199edSEtienne Carriere case GPIO_BANK_G: 214ccc199edSEtienne Carriere case GPIO_BANK_H: 215ccc199edSEtienne Carriere case GPIO_BANK_I: 216b14d3e22SYann Gautier #if STM32MP13 217b14d3e22SYann Gautier node_compatible = "st,stm32mp135-pinctrl"; 218b14d3e22SYann Gautier break; 219b14d3e22SYann Gautier #endif 220111a384cSYann Gautier #if STM32MP15 221ccc199edSEtienne Carriere case GPIO_BANK_J: 222ccc199edSEtienne Carriere case GPIO_BANK_K: 223b14d3e22SYann Gautier node_compatible = "st,stm32mp157-pinctrl"; 224b14d3e22SYann Gautier break; 225ccc199edSEtienne Carriere case GPIO_BANK_Z: 226b14d3e22SYann Gautier node_compatible = "st,stm32mp157-z-pinctrl"; 227b14d3e22SYann Gautier break; 228111a384cSYann Gautier #endif 229ccc199edSEtienne Carriere default: 230ccc199edSEtienne Carriere panic(); 231ccc199edSEtienne Carriere } 232b14d3e22SYann Gautier 233b14d3e22SYann Gautier return fdt_node_offset_by_compatible(fdt, -1, node_compatible); 234ccc199edSEtienne Carriere } 235ccc199edSEtienne Carriere 236acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 2379083fa11SPatrick Delaunay /* 2389083fa11SPatrick Delaunay * UART Management 2399083fa11SPatrick Delaunay */ 2409083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 2419083fa11SPatrick Delaunay USART1_BASE, 2429083fa11SPatrick Delaunay USART2_BASE, 2439083fa11SPatrick Delaunay USART3_BASE, 2449083fa11SPatrick Delaunay UART4_BASE, 2459083fa11SPatrick Delaunay UART5_BASE, 2469083fa11SPatrick Delaunay USART6_BASE, 2479083fa11SPatrick Delaunay UART7_BASE, 2489083fa11SPatrick Delaunay UART8_BASE, 2499083fa11SPatrick Delaunay }; 2509083fa11SPatrick Delaunay 2519083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 2529083fa11SPatrick Delaunay { 2539083fa11SPatrick Delaunay if ((instance_nb == 0U) || 2549083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 2559083fa11SPatrick Delaunay return 0U; 2569083fa11SPatrick Delaunay } 2579083fa11SPatrick Delaunay 2589083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 2599083fa11SPatrick Delaunay } 2609083fa11SPatrick Delaunay #endif 2619083fa11SPatrick Delaunay 262d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 263d7176f03SYann Gautier struct gpio_bank_pin_list { 264d7176f03SYann Gautier uint32_t bank; 265d7176f03SYann Gautier uint32_t pin; 266d7176f03SYann Gautier }; 267d7176f03SYann Gautier 268d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 269d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 270d7176f03SYann Gautier .bank = 0U, 271d7176f03SYann Gautier .pin = 3U, 272d7176f03SYann Gautier }, 273d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 274d7176f03SYann Gautier .bank = 1U, 275d7176f03SYann Gautier .pin = 12U, 276d7176f03SYann Gautier }, 277d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 278d7176f03SYann Gautier .bank = 1U, 279d7176f03SYann Gautier .pin = 2U, 280d7176f03SYann Gautier }, 281d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 282d7176f03SYann Gautier .bank = 1U, 283d7176f03SYann Gautier .pin = 5U, 284d7176f03SYann Gautier }, 285d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 286d7176f03SYann Gautier .bank = 2U, 287d7176f03SYann Gautier .pin = 7U, 288d7176f03SYann Gautier }, 289d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 290d7176f03SYann Gautier .bank = 5U, 291d7176f03SYann Gautier .pin = 6U, 292d7176f03SYann Gautier }, 293d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 294d7176f03SYann Gautier .bank = 4U, 295d7176f03SYann Gautier .pin = 0U, 296d7176f03SYann Gautier }, 297d7176f03SYann Gautier }; 298d7176f03SYann Gautier 299d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 300d7176f03SYann Gautier { 301d7176f03SYann Gautier size_t i; 302d7176f03SYann Gautier 303d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 304d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 305d7176f03SYann Gautier } 306d7176f03SYann Gautier } 307d7176f03SYann Gautier #endif 308d7176f03SYann Gautier 30992661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 310dec286ddSYann Gautier { 3116512c3a6SYann Gautier #if STM32MP13 3126512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_version(); 3136512c3a6SYann Gautier #endif 3146512c3a6SYann Gautier #if STM32MP15 31592661e01SYann Gautier uint32_t version = 0U; 31692661e01SYann Gautier 31792661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 31892661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 31992661e01SYann Gautier return 0U; 32092661e01SYann Gautier } 32192661e01SYann Gautier 32292661e01SYann Gautier return version; 3236512c3a6SYann Gautier #endif 32492661e01SYann Gautier } 32592661e01SYann Gautier 32692661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 32792661e01SYann Gautier { 3286512c3a6SYann Gautier #if STM32MP13 3296512c3a6SYann Gautier return stm32mp1_syscfg_get_chip_dev_id(); 3306512c3a6SYann Gautier #endif 3316512c3a6SYann Gautier #if STM32MP15 332dec286ddSYann Gautier uint32_t dev_id; 333dec286ddSYann Gautier 334dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 33592661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 33692661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 33792661e01SYann Gautier } 33892661e01SYann Gautier 33992661e01SYann Gautier return dev_id; 3406512c3a6SYann Gautier #endif 34192661e01SYann Gautier } 34292661e01SYann Gautier 34392661e01SYann Gautier static uint32_t get_part_number(void) 34492661e01SYann Gautier { 34592661e01SYann Gautier static uint32_t part_number; 34692661e01SYann Gautier 34792661e01SYann Gautier if (part_number != 0U) { 34892661e01SYann Gautier return part_number; 349dec286ddSYann Gautier } 350dec286ddSYann Gautier 351ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) { 35292661e01SYann Gautier panic(); 353dec286ddSYann Gautier } 354dec286ddSYann Gautier 355dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 356dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 357dec286ddSYann Gautier 35892661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 359dec286ddSYann Gautier 36092661e01SYann Gautier return part_number; 361dec286ddSYann Gautier } 362dec286ddSYann Gautier 36330eea116SYann Gautier #if STM32MP15 36492661e01SYann Gautier static uint32_t get_cpu_package(void) 365dec286ddSYann Gautier { 366dec286ddSYann Gautier uint32_t package; 367dec286ddSYann Gautier 368ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) { 36992661e01SYann Gautier panic(); 370dec286ddSYann Gautier } 371dec286ddSYann Gautier 37292661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 373dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 374dec286ddSYann Gautier 37592661e01SYann Gautier return package; 376dec286ddSYann Gautier } 37730eea116SYann Gautier #endif 378dec286ddSYann Gautier 37992661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 380dec286ddSYann Gautier { 38192661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 382dec286ddSYann Gautier 383dec286ddSYann Gautier /* MPUs Part Numbers */ 38492661e01SYann Gautier switch (get_part_number()) { 38530eea116SYann Gautier #if STM32MP13 38630eea116SYann Gautier case STM32MP135F_PART_NB: 38730eea116SYann Gautier cpu_s = "135F"; 38830eea116SYann Gautier break; 38930eea116SYann Gautier case STM32MP135D_PART_NB: 39030eea116SYann Gautier cpu_s = "135D"; 39130eea116SYann Gautier break; 39230eea116SYann Gautier case STM32MP135C_PART_NB: 39330eea116SYann Gautier cpu_s = "135C"; 39430eea116SYann Gautier break; 39530eea116SYann Gautier case STM32MP135A_PART_NB: 39630eea116SYann Gautier cpu_s = "135A"; 39730eea116SYann Gautier break; 39830eea116SYann Gautier case STM32MP133F_PART_NB: 39930eea116SYann Gautier cpu_s = "133F"; 40030eea116SYann Gautier break; 40130eea116SYann Gautier case STM32MP133D_PART_NB: 40230eea116SYann Gautier cpu_s = "133D"; 40330eea116SYann Gautier break; 40430eea116SYann Gautier case STM32MP133C_PART_NB: 40530eea116SYann Gautier cpu_s = "133C"; 40630eea116SYann Gautier break; 40730eea116SYann Gautier case STM32MP133A_PART_NB: 40830eea116SYann Gautier cpu_s = "133A"; 40930eea116SYann Gautier break; 41030eea116SYann Gautier case STM32MP131F_PART_NB: 41130eea116SYann Gautier cpu_s = "131F"; 41230eea116SYann Gautier break; 41330eea116SYann Gautier case STM32MP131D_PART_NB: 41430eea116SYann Gautier cpu_s = "131D"; 41530eea116SYann Gautier break; 41630eea116SYann Gautier case STM32MP131C_PART_NB: 41730eea116SYann Gautier cpu_s = "131C"; 41830eea116SYann Gautier break; 41930eea116SYann Gautier case STM32MP131A_PART_NB: 42030eea116SYann Gautier cpu_s = "131A"; 42130eea116SYann Gautier break; 42230eea116SYann Gautier #endif 42330eea116SYann Gautier #if STM32MP15 424dec286ddSYann Gautier case STM32MP157C_PART_NB: 425dec286ddSYann Gautier cpu_s = "157C"; 426dec286ddSYann Gautier break; 427dec286ddSYann Gautier case STM32MP157A_PART_NB: 428dec286ddSYann Gautier cpu_s = "157A"; 429dec286ddSYann Gautier break; 430dec286ddSYann Gautier case STM32MP153C_PART_NB: 431dec286ddSYann Gautier cpu_s = "153C"; 432dec286ddSYann Gautier break; 433dec286ddSYann Gautier case STM32MP153A_PART_NB: 434dec286ddSYann Gautier cpu_s = "153A"; 435dec286ddSYann Gautier break; 436dec286ddSYann Gautier case STM32MP151C_PART_NB: 437dec286ddSYann Gautier cpu_s = "151C"; 438dec286ddSYann Gautier break; 439dec286ddSYann Gautier case STM32MP151A_PART_NB: 440dec286ddSYann Gautier cpu_s = "151A"; 441dec286ddSYann Gautier break; 4428ccf4954SLionel Debieve case STM32MP157F_PART_NB: 4438ccf4954SLionel Debieve cpu_s = "157F"; 4448ccf4954SLionel Debieve break; 4458ccf4954SLionel Debieve case STM32MP157D_PART_NB: 4468ccf4954SLionel Debieve cpu_s = "157D"; 4478ccf4954SLionel Debieve break; 4488ccf4954SLionel Debieve case STM32MP153F_PART_NB: 4498ccf4954SLionel Debieve cpu_s = "153F"; 4508ccf4954SLionel Debieve break; 4518ccf4954SLionel Debieve case STM32MP153D_PART_NB: 4528ccf4954SLionel Debieve cpu_s = "153D"; 4538ccf4954SLionel Debieve break; 4548ccf4954SLionel Debieve case STM32MP151F_PART_NB: 4558ccf4954SLionel Debieve cpu_s = "151F"; 4568ccf4954SLionel Debieve break; 4578ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4588ccf4954SLionel Debieve cpu_s = "151D"; 4598ccf4954SLionel Debieve break; 46030eea116SYann Gautier #endif 461dec286ddSYann Gautier default: 462dec286ddSYann Gautier cpu_s = "????"; 463dec286ddSYann Gautier break; 464dec286ddSYann Gautier } 465dec286ddSYann Gautier 466dec286ddSYann Gautier /* Package */ 46730eea116SYann Gautier #if STM32MP13 46830eea116SYann Gautier /* On STM32MP13, package is not present in OTP */ 46930eea116SYann Gautier pkg = ""; 47030eea116SYann Gautier #endif 47130eea116SYann Gautier #if STM32MP15 47292661e01SYann Gautier switch (get_cpu_package()) { 473dec286ddSYann Gautier case PKG_AA_LFBGA448: 474dec286ddSYann Gautier pkg = "AA"; 475dec286ddSYann Gautier break; 476dec286ddSYann Gautier case PKG_AB_LFBGA354: 477dec286ddSYann Gautier pkg = "AB"; 478dec286ddSYann Gautier break; 479dec286ddSYann Gautier case PKG_AC_TFBGA361: 480dec286ddSYann Gautier pkg = "AC"; 481dec286ddSYann Gautier break; 482dec286ddSYann Gautier case PKG_AD_TFBGA257: 483dec286ddSYann Gautier pkg = "AD"; 484dec286ddSYann Gautier break; 485dec286ddSYann Gautier default: 486dec286ddSYann Gautier pkg = "??"; 487dec286ddSYann Gautier break; 488dec286ddSYann Gautier } 48930eea116SYann Gautier #endif 490dec286ddSYann Gautier 491dec286ddSYann Gautier /* REVISION */ 49292661e01SYann Gautier switch (stm32mp_get_chip_version()) { 493dec286ddSYann Gautier case STM32MP1_REV_B: 494dec286ddSYann Gautier cpu_r = "B"; 495dec286ddSYann Gautier break; 496ffb3f277SLionel Debieve case STM32MP1_REV_Z: 497ffb3f277SLionel Debieve cpu_r = "Z"; 498ffb3f277SLionel Debieve break; 499dec286ddSYann Gautier default: 500dec286ddSYann Gautier cpu_r = "?"; 501dec286ddSYann Gautier break; 502dec286ddSYann Gautier } 503dec286ddSYann Gautier 50492661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 50592661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 50692661e01SYann Gautier } 50792661e01SYann Gautier 50892661e01SYann Gautier void stm32mp_print_cpuinfo(void) 50992661e01SYann Gautier { 51092661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 51192661e01SYann Gautier 51292661e01SYann Gautier stm32mp_get_soc_name(name); 51392661e01SYann Gautier NOTICE("CPU: %s\n", name); 514dec286ddSYann Gautier } 515dec286ddSYann Gautier 51610e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 51710e7a9e9SYann Gautier { 518ae3ce8b2SLionel Debieve uint32_t board_id = 0; 51910e7a9e9SYann Gautier 520ae3ce8b2SLionel Debieve if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) { 52110e7a9e9SYann Gautier return; 52210e7a9e9SYann Gautier } 52310e7a9e9SYann Gautier 52410e7a9e9SYann Gautier if (board_id != 0U) { 52510e7a9e9SYann Gautier char rev[2]; 52610e7a9e9SYann Gautier 52710e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 52810e7a9e9SYann Gautier rev[1] = '\0'; 529ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 53010e7a9e9SYann Gautier BOARD_ID2NB(board_id), 531f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 532f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 53310e7a9e9SYann Gautier rev, 53410e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 53510e7a9e9SYann Gautier } 53610e7a9e9SYann Gautier } 53710e7a9e9SYann Gautier 538b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 539b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 540b2182cdeSYann Gautier { 5417b48a9f3SYann Gautier #if STM32MP13 5427b48a9f3SYann Gautier return true; 5437b48a9f3SYann Gautier #endif 5447b48a9f3SYann Gautier #if STM32MP15 545f7130e81SYann Gautier bool single_core = false; 546f7130e81SYann Gautier 54792661e01SYann Gautier switch (get_part_number()) { 548b2182cdeSYann Gautier case STM32MP151A_PART_NB: 549b2182cdeSYann Gautier case STM32MP151C_PART_NB: 5508ccf4954SLionel Debieve case STM32MP151D_PART_NB: 5518ccf4954SLionel Debieve case STM32MP151F_PART_NB: 552f7130e81SYann Gautier single_core = true; 553f7130e81SYann Gautier break; 554b2182cdeSYann Gautier default: 555f7130e81SYann Gautier break; 556b2182cdeSYann Gautier } 557f7130e81SYann Gautier 558f7130e81SYann Gautier return single_core; 5597b48a9f3SYann Gautier #endif 560b2182cdeSYann Gautier } 561b2182cdeSYann Gautier 562f700423cSLionel Debieve /* Return true when device is in closed state */ 563f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 564f700423cSLionel Debieve { 565f700423cSLionel Debieve uint32_t value; 566f700423cSLionel Debieve 567ae3ce8b2SLionel Debieve if (stm32_get_otp_value(CFG0_OTP, &value) != 0) { 568f700423cSLionel Debieve return true; 569f700423cSLionel Debieve } 570f700423cSLionel Debieve 5711c37d0c1SNicolas Le Bayon #if STM32MP13 5721c37d0c1SNicolas Le Bayon value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT; 5731c37d0c1SNicolas Le Bayon 5741c37d0c1SNicolas Le Bayon switch (value) { 5751c37d0c1SNicolas Le Bayon case CFG0_OPEN_DEVICE: 5761c37d0c1SNicolas Le Bayon return false; 5771c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE: 5781c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN: 5791c37d0c1SNicolas Le Bayon case CFG0_CLOSED_DEVICE_NO_JTAG: 5801c37d0c1SNicolas Le Bayon return true; 5811c37d0c1SNicolas Le Bayon default: 5821c37d0c1SNicolas Le Bayon panic(); 5831c37d0c1SNicolas Le Bayon } 5841c37d0c1SNicolas Le Bayon #endif 5851c37d0c1SNicolas Le Bayon #if STM32MP15 586ae3ce8b2SLionel Debieve return (value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE; 5871c37d0c1SNicolas Le Bayon #endif 588f700423cSLionel Debieve } 589f700423cSLionel Debieve 59049abdfd8SLionel Debieve /* Return true when device supports secure boot */ 59149abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void) 59249abdfd8SLionel Debieve { 59349abdfd8SLionel Debieve bool supported = false; 59449abdfd8SLionel Debieve 59549abdfd8SLionel Debieve switch (get_part_number()) { 59630eea116SYann Gautier #if STM32MP13 59730eea116SYann Gautier case STM32MP131C_PART_NB: 59830eea116SYann Gautier case STM32MP131F_PART_NB: 59930eea116SYann Gautier case STM32MP133C_PART_NB: 60030eea116SYann Gautier case STM32MP133F_PART_NB: 60130eea116SYann Gautier case STM32MP135C_PART_NB: 60230eea116SYann Gautier case STM32MP135F_PART_NB: 60330eea116SYann Gautier #endif 60430eea116SYann Gautier #if STM32MP15 60549abdfd8SLionel Debieve case STM32MP151C_PART_NB: 60649abdfd8SLionel Debieve case STM32MP151F_PART_NB: 60749abdfd8SLionel Debieve case STM32MP153C_PART_NB: 60849abdfd8SLionel Debieve case STM32MP153F_PART_NB: 60949abdfd8SLionel Debieve case STM32MP157C_PART_NB: 61049abdfd8SLionel Debieve case STM32MP157F_PART_NB: 61130eea116SYann Gautier #endif 61249abdfd8SLionel Debieve supported = true; 61349abdfd8SLionel Debieve break; 61449abdfd8SLionel Debieve default: 61549abdfd8SLionel Debieve break; 61649abdfd8SLionel Debieve } 61749abdfd8SLionel Debieve 61849abdfd8SLionel Debieve return supported; 61949abdfd8SLionel Debieve } 62049abdfd8SLionel Debieve 62173680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 62273680c23SYann Gautier { 62373680c23SYann Gautier switch (base) { 62473680c23SYann Gautier case IWDG1_BASE: 62573680c23SYann Gautier return IWDG1_INST; 62673680c23SYann Gautier case IWDG2_BASE: 62773680c23SYann Gautier return IWDG2_INST; 62873680c23SYann Gautier default: 62973680c23SYann Gautier panic(); 63073680c23SYann Gautier } 63173680c23SYann Gautier } 63273680c23SYann Gautier 63373680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 63473680c23SYann Gautier { 63573680c23SYann Gautier uint32_t iwdg_cfg = 0U; 63673680c23SYann Gautier uint32_t otp_value; 63773680c23SYann Gautier 638ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 63973680c23SYann Gautier panic(); 64073680c23SYann Gautier } 64173680c23SYann Gautier 64273680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 64373680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 64473680c23SYann Gautier } 64573680c23SYann Gautier 64673680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 64773680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 64873680c23SYann Gautier } 64973680c23SYann Gautier 65073680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 65173680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 65273680c23SYann Gautier } 65373680c23SYann Gautier 65473680c23SYann Gautier return iwdg_cfg; 65573680c23SYann Gautier } 65673680c23SYann Gautier 65773680c23SYann Gautier #if defined(IMAGE_BL2) 65873680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 65973680c23SYann Gautier { 660ae3ce8b2SLionel Debieve uint32_t otp_value; 66173680c23SYann Gautier uint32_t otp; 66273680c23SYann Gautier uint32_t result; 66373680c23SYann Gautier 664ae3ce8b2SLionel Debieve if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) { 66573680c23SYann Gautier panic(); 66673680c23SYann Gautier } 66773680c23SYann Gautier 668ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 669ae3ce8b2SLionel Debieve panic(); 67073680c23SYann Gautier } 67173680c23SYann Gautier 672ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STOP) != 0) { 673ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 67473680c23SYann Gautier } 67573680c23SYann Gautier 676ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) { 677ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 678ae3ce8b2SLionel Debieve } 679ae3ce8b2SLionel Debieve 680ae3ce8b2SLionel Debieve result = bsec_write_otp(otp_value, otp); 68173680c23SYann Gautier if (result != BSEC_OK) { 68273680c23SYann Gautier return result; 68373680c23SYann Gautier } 68473680c23SYann Gautier 68573680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 686ae3ce8b2SLionel Debieve if ((bsec_set_sr_lock(otp) != BSEC_OK) || 687ae3ce8b2SLionel Debieve (bsec_set_sw_lock(otp) != BSEC_OK)) { 68873680c23SYann Gautier return BSEC_LOCK_FAIL; 68973680c23SYann Gautier } 69073680c23SYann Gautier 69173680c23SYann Gautier return BSEC_OK; 69273680c23SYann Gautier } 69373680c23SYann Gautier #endif 694e6cc3ccfSYann Gautier 6954584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE 696e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 697e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 698e6cc3ccfSYann Gautier { 699e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 700e6cc3ccfSYann Gautier uint32_t ddr_size; 701e6cc3ccfSYann Gautier 702e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 703e6cc3ccfSYann Gautier return ddr_ns_size; 704e6cc3ccfSYann Gautier } 705e6cc3ccfSYann Gautier 706e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 707e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 708e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 709e6cc3ccfSYann Gautier panic(); 710e6cc3ccfSYann Gautier } 711e6cc3ccfSYann Gautier 712e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 713e6cc3ccfSYann Gautier 714e6cc3ccfSYann Gautier return ddr_ns_size; 715e6cc3ccfSYann Gautier } 7164584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */ 7174dc77a35SYann Gautier 7184dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance) 7194dc77a35SYann Gautier { 720c870188dSNicolas Toromanoff uintptr_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 7214dc77a35SYann Gautier 72233667d29SYann Gautier clk_enable(RTCAPB); 7234dc77a35SYann Gautier 7244dc77a35SYann Gautier mmio_clrsetbits_32(bkpr_itf_idx, 7254dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_MASK, 7264dc77a35SYann Gautier ((interface << 4) | (instance & 0xFU)) << 7274dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_SHIFT); 7284dc77a35SYann Gautier 72933667d29SYann Gautier clk_disable(RTCAPB); 7304dc77a35SYann Gautier } 731a6bfa75cSYann Gautier 732a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance) 733a6bfa75cSYann Gautier { 734a6bfa75cSYann Gautier static uint32_t itf; 735a6bfa75cSYann Gautier 736a6bfa75cSYann Gautier if (itf == 0U) { 737c870188dSNicolas Toromanoff uintptr_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 738a6bfa75cSYann Gautier 73933667d29SYann Gautier clk_enable(RTCAPB); 740a6bfa75cSYann Gautier 741a6bfa75cSYann Gautier itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >> 742a6bfa75cSYann Gautier TAMP_BOOT_MODE_ITF_SHIFT; 743a6bfa75cSYann Gautier 74433667d29SYann Gautier clk_disable(RTCAPB); 745a6bfa75cSYann Gautier } 746a6bfa75cSYann Gautier 747a6bfa75cSYann Gautier *interface = itf >> 4; 748a6bfa75cSYann Gautier *instance = itf & 0xFU; 749a6bfa75cSYann Gautier } 750ba02add9SSughosh Ganu 751*ab2b325cSIgor Opaniuk void stm32_save_boot_auth(uint32_t auth_status, uint32_t boot_partition) 752*ab2b325cSIgor Opaniuk { 753*ab2b325cSIgor Opaniuk uint32_t boot_status = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 754*ab2b325cSIgor Opaniuk 755*ab2b325cSIgor Opaniuk clk_enable(RTCAPB); 756*ab2b325cSIgor Opaniuk 757*ab2b325cSIgor Opaniuk mmio_clrsetbits_32(boot_status, 758*ab2b325cSIgor Opaniuk TAMP_BOOT_MODE_AUTH_MASK, 759*ab2b325cSIgor Opaniuk ((auth_status << 4) | (boot_partition & 0xFU)) << 760*ab2b325cSIgor Opaniuk TAMP_BOOT_MODE_AUTH_SHIFT); 761*ab2b325cSIgor Opaniuk 762*ab2b325cSIgor Opaniuk clk_disable(RTCAPB); 763*ab2b325cSIgor Opaniuk } 764*ab2b325cSIgor Opaniuk 765ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 766ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void) 767ba02add9SSughosh Ganu { 768ba02add9SSughosh Ganu clk_enable(RTCAPB); 769e633f9c5SYann Gautier mmio_clrsetbits_32(tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID), 770e633f9c5SYann Gautier TAMP_BOOT_FWU_INFO_IDX_MSK, 771e633f9c5SYann Gautier (plat_fwu_get_boot_idx() << TAMP_BOOT_FWU_INFO_IDX_OFF) & 772e633f9c5SYann Gautier TAMP_BOOT_FWU_INFO_IDX_MSK); 773ba02add9SSughosh Ganu clk_disable(RTCAPB); 774ba02add9SSughosh Ganu } 775f87de907SNicolas Toromanoff 776f87de907SNicolas Toromanoff uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void) 777f87de907SNicolas Toromanoff { 778f87de907SNicolas Toromanoff uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 779f87de907SNicolas Toromanoff uint32_t try_cnt; 780f87de907SNicolas Toromanoff 781f87de907SNicolas Toromanoff clk_enable(RTCAPB); 782f87de907SNicolas Toromanoff try_cnt = (mmio_read_32(bkpr_fwu_cnt) & TAMP_BOOT_FWU_INFO_CNT_MSK) >> 783f87de907SNicolas Toromanoff TAMP_BOOT_FWU_INFO_CNT_OFF; 784f87de907SNicolas Toromanoff 785f87de907SNicolas Toromanoff assert(try_cnt <= FWU_MAX_TRIAL_REBOOT); 786f87de907SNicolas Toromanoff 787f87de907SNicolas Toromanoff if (try_cnt != 0U) { 788f87de907SNicolas Toromanoff mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK, 789f87de907SNicolas Toromanoff (try_cnt - 1U) << TAMP_BOOT_FWU_INFO_CNT_OFF); 790f87de907SNicolas Toromanoff } 791f87de907SNicolas Toromanoff clk_disable(RTCAPB); 792f87de907SNicolas Toromanoff 793f87de907SNicolas Toromanoff return try_cnt; 794f87de907SNicolas Toromanoff } 795f87de907SNicolas Toromanoff 796f87de907SNicolas Toromanoff void stm32_set_max_fwu_trial_boot_cnt(void) 797f87de907SNicolas Toromanoff { 798f87de907SNicolas Toromanoff uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID); 799f87de907SNicolas Toromanoff 800f87de907SNicolas Toromanoff clk_enable(RTCAPB); 801f87de907SNicolas Toromanoff mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK, 802f87de907SNicolas Toromanoff (FWU_MAX_TRIAL_REBOOT << TAMP_BOOT_FWU_INFO_CNT_OFF) & 803f87de907SNicolas Toromanoff TAMP_BOOT_FWU_INFO_CNT_MSK); 804f87de907SNicolas Toromanoff clk_disable(RTCAPB); 805f87de907SNicolas Toromanoff } 806ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 807