1c9d75b3cSYann Gautier /* 2*92661e01SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 910e7a9e9SYann Gautier #include <libfdt.h> 1010e7a9e9SYann Gautier 11c9d75b3cSYann Gautier #include <platform_def.h> 12c9d75b3cSYann Gautier 1373680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 14c9d75b3cSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 15c9d75b3cSYann Gautier 1610e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 1710e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 19f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 20f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2110e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 24f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2510e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2610e7a9e9SYann Gautier 2710e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 2810e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 29f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 30f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3110e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3210e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 33f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 34f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3510e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3610e7a9e9SYann Gautier 370754143aSEtienne Carriere #if defined(IMAGE_BL2) 380754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 393f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 40c9d75b3cSYann Gautier MT_MEMORY | \ 41c9d75b3cSYann Gautier MT_RW | \ 42c9d75b3cSYann Gautier MT_SECURE | \ 43c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 440754143aSEtienne Carriere #elif defined(IMAGE_BL32) 450754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 460754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 470754143aSEtienne Carriere MT_MEMORY | \ 480754143aSEtienne Carriere MT_RW | \ 490754143aSEtienne Carriere MT_SECURE | \ 500754143aSEtienne Carriere MT_EXECUTE_NEVER) 510754143aSEtienne Carriere 520754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 530754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 540754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 550754143aSEtienne Carriere MT_DEVICE | \ 560754143aSEtienne Carriere MT_RW | \ 570754143aSEtienne Carriere MT_NS | \ 580754143aSEtienne Carriere MT_EXECUTE_NEVER) 590754143aSEtienne Carriere #endif 60c9d75b3cSYann Gautier 61c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 62c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 63c9d75b3cSYann Gautier MT_DEVICE | \ 64c9d75b3cSYann Gautier MT_RW | \ 65c9d75b3cSYann Gautier MT_SECURE | \ 66c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 67c9d75b3cSYann Gautier 68c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 69c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 70c9d75b3cSYann Gautier MT_DEVICE | \ 71c9d75b3cSYann Gautier MT_RW | \ 72c9d75b3cSYann Gautier MT_SECURE | \ 73c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 74c9d75b3cSYann Gautier 75c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 76c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 770754143aSEtienne Carriere MAP_SEC_SYSRAM, 78c9d75b3cSYann Gautier MAP_DEVICE1, 79c9d75b3cSYann Gautier MAP_DEVICE2, 80c9d75b3cSYann Gautier {0} 81c9d75b3cSYann Gautier }; 82c9d75b3cSYann Gautier #endif 83c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 84c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 850754143aSEtienne Carriere MAP_SEC_SYSRAM, 860754143aSEtienne Carriere MAP_NS_SYSRAM, 87c9d75b3cSYann Gautier MAP_DEVICE1, 88c9d75b3cSYann Gautier MAP_DEVICE2, 89c9d75b3cSYann Gautier {0} 90c9d75b3cSYann Gautier }; 91c9d75b3cSYann Gautier #endif 92c9d75b3cSYann Gautier 93c9d75b3cSYann Gautier void configure_mmu(void) 94c9d75b3cSYann Gautier { 95c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 96c9d75b3cSYann Gautier init_xlat_tables(); 97c9d75b3cSYann Gautier 98c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 99c9d75b3cSYann Gautier } 1008f282daeSYann Gautier 101c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 102c0ea3b1bSEtienne Carriere { 103c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 104c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 105c0ea3b1bSEtienne Carriere } 106c0ea3b1bSEtienne Carriere 107c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 108c0ea3b1bSEtienne Carriere 109c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 110c0ea3b1bSEtienne Carriere } 111c0ea3b1bSEtienne Carriere 112c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 113c0ea3b1bSEtienne Carriere { 114c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 115c0ea3b1bSEtienne Carriere return 0; 116c0ea3b1bSEtienne Carriere } 117c0ea3b1bSEtienne Carriere 118c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 119c0ea3b1bSEtienne Carriere 120c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 121c0ea3b1bSEtienne Carriere } 122c0ea3b1bSEtienne Carriere 1238f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1248f282daeSYann Gautier { 1258f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1268f282daeSYann Gautier return GPIOZ; 1278f282daeSYann Gautier } 1288f282daeSYann Gautier 1298f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 1308f282daeSYann Gautier 1318f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1328f282daeSYann Gautier } 13373680c23SYann Gautier 134ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 135ccc199edSEtienne Carriere { 136ccc199edSEtienne Carriere switch (bank) { 137ccc199edSEtienne Carriere case GPIO_BANK_A: 138ccc199edSEtienne Carriere case GPIO_BANK_B: 139ccc199edSEtienne Carriere case GPIO_BANK_C: 140ccc199edSEtienne Carriere case GPIO_BANK_D: 141ccc199edSEtienne Carriere case GPIO_BANK_E: 142ccc199edSEtienne Carriere case GPIO_BANK_F: 143ccc199edSEtienne Carriere case GPIO_BANK_G: 144ccc199edSEtienne Carriere case GPIO_BANK_H: 145ccc199edSEtienne Carriere case GPIO_BANK_I: 146ccc199edSEtienne Carriere case GPIO_BANK_J: 147ccc199edSEtienne Carriere case GPIO_BANK_K: 148ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller"); 149ccc199edSEtienne Carriere case GPIO_BANK_Z: 150ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller-z"); 151ccc199edSEtienne Carriere default: 152ccc199edSEtienne Carriere panic(); 153ccc199edSEtienne Carriere } 154ccc199edSEtienne Carriere } 155ccc199edSEtienne Carriere 156*92661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 157dec286ddSYann Gautier { 158*92661e01SYann Gautier uint32_t version = 0U; 159*92661e01SYann Gautier 160*92661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 161*92661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 162*92661e01SYann Gautier return 0U; 163*92661e01SYann Gautier } 164*92661e01SYann Gautier 165*92661e01SYann Gautier return version; 166*92661e01SYann Gautier } 167*92661e01SYann Gautier 168*92661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 169*92661e01SYann Gautier { 170dec286ddSYann Gautier uint32_t dev_id; 171dec286ddSYann Gautier 172dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 173*92661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 174*92661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 175*92661e01SYann Gautier } 176*92661e01SYann Gautier 177*92661e01SYann Gautier return dev_id; 178*92661e01SYann Gautier } 179*92661e01SYann Gautier 180*92661e01SYann Gautier static uint32_t get_part_number(void) 181*92661e01SYann Gautier { 182*92661e01SYann Gautier static uint32_t part_number; 183*92661e01SYann Gautier 184*92661e01SYann Gautier if (part_number != 0U) { 185*92661e01SYann Gautier return part_number; 186dec286ddSYann Gautier } 187dec286ddSYann Gautier 188dec286ddSYann Gautier if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) { 189*92661e01SYann Gautier panic(); 190dec286ddSYann Gautier } 191dec286ddSYann Gautier 192dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 193dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 194dec286ddSYann Gautier 195*92661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 196dec286ddSYann Gautier 197*92661e01SYann Gautier return part_number; 198dec286ddSYann Gautier } 199dec286ddSYann Gautier 200*92661e01SYann Gautier static uint32_t get_cpu_package(void) 201dec286ddSYann Gautier { 202dec286ddSYann Gautier uint32_t package; 203dec286ddSYann Gautier 204dec286ddSYann Gautier if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) { 205*92661e01SYann Gautier panic(); 206dec286ddSYann Gautier } 207dec286ddSYann Gautier 208*92661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 209dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 210dec286ddSYann Gautier 211*92661e01SYann Gautier return package; 212dec286ddSYann Gautier } 213dec286ddSYann Gautier 214*92661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 215dec286ddSYann Gautier { 216*92661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 217dec286ddSYann Gautier 218dec286ddSYann Gautier /* MPUs Part Numbers */ 219*92661e01SYann Gautier switch (get_part_number()) { 220dec286ddSYann Gautier case STM32MP157C_PART_NB: 221dec286ddSYann Gautier cpu_s = "157C"; 222dec286ddSYann Gautier break; 223dec286ddSYann Gautier case STM32MP157A_PART_NB: 224dec286ddSYann Gautier cpu_s = "157A"; 225dec286ddSYann Gautier break; 226dec286ddSYann Gautier case STM32MP153C_PART_NB: 227dec286ddSYann Gautier cpu_s = "153C"; 228dec286ddSYann Gautier break; 229dec286ddSYann Gautier case STM32MP153A_PART_NB: 230dec286ddSYann Gautier cpu_s = "153A"; 231dec286ddSYann Gautier break; 232dec286ddSYann Gautier case STM32MP151C_PART_NB: 233dec286ddSYann Gautier cpu_s = "151C"; 234dec286ddSYann Gautier break; 235dec286ddSYann Gautier case STM32MP151A_PART_NB: 236dec286ddSYann Gautier cpu_s = "151A"; 237dec286ddSYann Gautier break; 2388ccf4954SLionel Debieve case STM32MP157F_PART_NB: 2398ccf4954SLionel Debieve cpu_s = "157F"; 2408ccf4954SLionel Debieve break; 2418ccf4954SLionel Debieve case STM32MP157D_PART_NB: 2428ccf4954SLionel Debieve cpu_s = "157D"; 2438ccf4954SLionel Debieve break; 2448ccf4954SLionel Debieve case STM32MP153F_PART_NB: 2458ccf4954SLionel Debieve cpu_s = "153F"; 2468ccf4954SLionel Debieve break; 2478ccf4954SLionel Debieve case STM32MP153D_PART_NB: 2488ccf4954SLionel Debieve cpu_s = "153D"; 2498ccf4954SLionel Debieve break; 2508ccf4954SLionel Debieve case STM32MP151F_PART_NB: 2518ccf4954SLionel Debieve cpu_s = "151F"; 2528ccf4954SLionel Debieve break; 2538ccf4954SLionel Debieve case STM32MP151D_PART_NB: 2548ccf4954SLionel Debieve cpu_s = "151D"; 2558ccf4954SLionel Debieve break; 256dec286ddSYann Gautier default: 257dec286ddSYann Gautier cpu_s = "????"; 258dec286ddSYann Gautier break; 259dec286ddSYann Gautier } 260dec286ddSYann Gautier 261dec286ddSYann Gautier /* Package */ 262*92661e01SYann Gautier switch (get_cpu_package()) { 263dec286ddSYann Gautier case PKG_AA_LFBGA448: 264dec286ddSYann Gautier pkg = "AA"; 265dec286ddSYann Gautier break; 266dec286ddSYann Gautier case PKG_AB_LFBGA354: 267dec286ddSYann Gautier pkg = "AB"; 268dec286ddSYann Gautier break; 269dec286ddSYann Gautier case PKG_AC_TFBGA361: 270dec286ddSYann Gautier pkg = "AC"; 271dec286ddSYann Gautier break; 272dec286ddSYann Gautier case PKG_AD_TFBGA257: 273dec286ddSYann Gautier pkg = "AD"; 274dec286ddSYann Gautier break; 275dec286ddSYann Gautier default: 276dec286ddSYann Gautier pkg = "??"; 277dec286ddSYann Gautier break; 278dec286ddSYann Gautier } 279dec286ddSYann Gautier 280dec286ddSYann Gautier /* REVISION */ 281*92661e01SYann Gautier switch (stm32mp_get_chip_version()) { 282dec286ddSYann Gautier case STM32MP1_REV_B: 283dec286ddSYann Gautier cpu_r = "B"; 284dec286ddSYann Gautier break; 285ffb3f277SLionel Debieve case STM32MP1_REV_Z: 286ffb3f277SLionel Debieve cpu_r = "Z"; 287ffb3f277SLionel Debieve break; 288dec286ddSYann Gautier default: 289dec286ddSYann Gautier cpu_r = "?"; 290dec286ddSYann Gautier break; 291dec286ddSYann Gautier } 292dec286ddSYann Gautier 293*92661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 294*92661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 295*92661e01SYann Gautier } 296*92661e01SYann Gautier 297*92661e01SYann Gautier void stm32mp_print_cpuinfo(void) 298*92661e01SYann Gautier { 299*92661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 300*92661e01SYann Gautier 301*92661e01SYann Gautier stm32mp_get_soc_name(name); 302*92661e01SYann Gautier NOTICE("CPU: %s\n", name); 303dec286ddSYann Gautier } 304dec286ddSYann Gautier 30510e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 30610e7a9e9SYann Gautier { 30710e7a9e9SYann Gautier uint32_t board_id; 30810e7a9e9SYann Gautier uint32_t board_otp; 30910e7a9e9SYann Gautier int bsec_node, bsec_board_id_node; 31010e7a9e9SYann Gautier void *fdt; 31110e7a9e9SYann Gautier const fdt32_t *cuint; 31210e7a9e9SYann Gautier 31310e7a9e9SYann Gautier if (fdt_get_address(&fdt) == 0) { 31410e7a9e9SYann Gautier panic(); 31510e7a9e9SYann Gautier } 31610e7a9e9SYann Gautier 31710e7a9e9SYann Gautier bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT); 31810e7a9e9SYann Gautier if (bsec_node < 0) { 31910e7a9e9SYann Gautier return; 32010e7a9e9SYann Gautier } 32110e7a9e9SYann Gautier 32210e7a9e9SYann Gautier bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id"); 32310e7a9e9SYann Gautier if (bsec_board_id_node <= 0) { 32410e7a9e9SYann Gautier return; 32510e7a9e9SYann Gautier } 32610e7a9e9SYann Gautier 32710e7a9e9SYann Gautier cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL); 32810e7a9e9SYann Gautier if (cuint == NULL) { 32910e7a9e9SYann Gautier panic(); 33010e7a9e9SYann Gautier } 33110e7a9e9SYann Gautier 33210e7a9e9SYann Gautier board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t); 33310e7a9e9SYann Gautier 33410e7a9e9SYann Gautier if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) { 33510e7a9e9SYann Gautier ERROR("BSEC: PART_NUMBER_OTP Error\n"); 33610e7a9e9SYann Gautier return; 33710e7a9e9SYann Gautier } 33810e7a9e9SYann Gautier 33910e7a9e9SYann Gautier if (board_id != 0U) { 34010e7a9e9SYann Gautier char rev[2]; 34110e7a9e9SYann Gautier 34210e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 34310e7a9e9SYann Gautier rev[1] = '\0'; 344ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 34510e7a9e9SYann Gautier BOARD_ID2NB(board_id), 346f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 347f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 34810e7a9e9SYann Gautier rev, 34910e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 35010e7a9e9SYann Gautier } 35110e7a9e9SYann Gautier } 35210e7a9e9SYann Gautier 353b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 354b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 355b2182cdeSYann Gautier { 356*92661e01SYann Gautier switch (get_part_number()) { 357b2182cdeSYann Gautier case STM32MP151A_PART_NB: 358b2182cdeSYann Gautier case STM32MP151C_PART_NB: 3598ccf4954SLionel Debieve case STM32MP151D_PART_NB: 3608ccf4954SLionel Debieve case STM32MP151F_PART_NB: 3618ccf4954SLionel Debieve return true; 362b2182cdeSYann Gautier default: 3638ccf4954SLionel Debieve return false; 364b2182cdeSYann Gautier } 365b2182cdeSYann Gautier } 366b2182cdeSYann Gautier 367f700423cSLionel Debieve /* Return true when device is in closed state */ 368f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 369f700423cSLionel Debieve { 370f700423cSLionel Debieve uint32_t value; 371f700423cSLionel Debieve 372f700423cSLionel Debieve if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) || 373f700423cSLionel Debieve (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) { 374f700423cSLionel Debieve return true; 375f700423cSLionel Debieve } 376f700423cSLionel Debieve 377f700423cSLionel Debieve return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED; 378f700423cSLionel Debieve } 379f700423cSLionel Debieve 38073680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 38173680c23SYann Gautier { 38273680c23SYann Gautier switch (base) { 38373680c23SYann Gautier case IWDG1_BASE: 38473680c23SYann Gautier return IWDG1_INST; 38573680c23SYann Gautier case IWDG2_BASE: 38673680c23SYann Gautier return IWDG2_INST; 38773680c23SYann Gautier default: 38873680c23SYann Gautier panic(); 38973680c23SYann Gautier } 39073680c23SYann Gautier } 39173680c23SYann Gautier 39273680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 39373680c23SYann Gautier { 39473680c23SYann Gautier uint32_t iwdg_cfg = 0U; 39573680c23SYann Gautier uint32_t otp_value; 39673680c23SYann Gautier 39773680c23SYann Gautier #if defined(IMAGE_BL2) 39873680c23SYann Gautier if (bsec_shadow_register(HW2_OTP) != BSEC_OK) { 39973680c23SYann Gautier panic(); 40073680c23SYann Gautier } 40173680c23SYann Gautier #endif 40273680c23SYann Gautier 40373680c23SYann Gautier if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) { 40473680c23SYann Gautier panic(); 40573680c23SYann Gautier } 40673680c23SYann Gautier 40773680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 40873680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 40973680c23SYann Gautier } 41073680c23SYann Gautier 41173680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 41273680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 41373680c23SYann Gautier } 41473680c23SYann Gautier 41573680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 41673680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 41773680c23SYann Gautier } 41873680c23SYann Gautier 41973680c23SYann Gautier return iwdg_cfg; 42073680c23SYann Gautier } 42173680c23SYann Gautier 42273680c23SYann Gautier #if defined(IMAGE_BL2) 42373680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 42473680c23SYann Gautier { 42573680c23SYann Gautier uint32_t otp; 42673680c23SYann Gautier uint32_t result; 42773680c23SYann Gautier 42873680c23SYann Gautier if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) { 42973680c23SYann Gautier panic(); 43073680c23SYann Gautier } 43173680c23SYann Gautier 43273680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STOP) != 0U) { 43373680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 43473680c23SYann Gautier } 43573680c23SYann Gautier 43673680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) { 43773680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 43873680c23SYann Gautier } 43973680c23SYann Gautier 44073680c23SYann Gautier result = bsec_write_otp(otp, HW2_OTP); 44173680c23SYann Gautier if (result != BSEC_OK) { 44273680c23SYann Gautier return result; 44373680c23SYann Gautier } 44473680c23SYann Gautier 44573680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 44673680c23SYann Gautier if (!bsec_write_sr_lock(HW2_OTP, 1U) || 44773680c23SYann Gautier !bsec_write_sw_lock(HW2_OTP, 1U)) { 44873680c23SYann Gautier return BSEC_LOCK_FAIL; 44973680c23SYann Gautier } 45073680c23SYann Gautier 45173680c23SYann Gautier return BSEC_OK; 45273680c23SYann Gautier } 45373680c23SYann Gautier #endif 454e6cc3ccfSYann Gautier 455e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 456e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 457e6cc3ccfSYann Gautier { 458e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 459e6cc3ccfSYann Gautier uint32_t ddr_size; 460e6cc3ccfSYann Gautier 461e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 462e6cc3ccfSYann Gautier return ddr_ns_size; 463e6cc3ccfSYann Gautier } 464e6cc3ccfSYann Gautier 465e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 466e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 467e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 468e6cc3ccfSYann Gautier panic(); 469e6cc3ccfSYann Gautier } 470e6cc3ccfSYann Gautier 471e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 472e6cc3ccfSYann Gautier 473e6cc3ccfSYann Gautier return ddr_ns_size; 474e6cc3ccfSYann Gautier } 475