1c9d75b3cSYann Gautier /* 292661e01SYann Gautier * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 910e7a9e9SYann Gautier #include <libfdt.h> 1010e7a9e9SYann Gautier 11c9d75b3cSYann Gautier #include <platform_def.h> 12c9d75b3cSYann Gautier 1373680c23SYann Gautier #include <drivers/st/stm32_iwdg.h> 14c9d75b3cSYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 15c9d75b3cSYann Gautier 1610e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 1710e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 19f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 20f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2110e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 24f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2510e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2610e7a9e9SYann Gautier 2710e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 2810e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 29f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 30f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3110e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3210e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 33f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 34f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3510e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3610e7a9e9SYann Gautier 370754143aSEtienne Carriere #if defined(IMAGE_BL2) 380754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 393f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 40c9d75b3cSYann Gautier MT_MEMORY | \ 41c9d75b3cSYann Gautier MT_RW | \ 42c9d75b3cSYann Gautier MT_SECURE | \ 43c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 440754143aSEtienne Carriere #elif defined(IMAGE_BL32) 450754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 460754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 470754143aSEtienne Carriere MT_MEMORY | \ 480754143aSEtienne Carriere MT_RW | \ 490754143aSEtienne Carriere MT_SECURE | \ 500754143aSEtienne Carriere MT_EXECUTE_NEVER) 510754143aSEtienne Carriere 520754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 530754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 540754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 550754143aSEtienne Carriere MT_DEVICE | \ 560754143aSEtienne Carriere MT_RW | \ 570754143aSEtienne Carriere MT_NS | \ 580754143aSEtienne Carriere MT_EXECUTE_NEVER) 590754143aSEtienne Carriere #endif 60c9d75b3cSYann Gautier 61c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 62c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 63c9d75b3cSYann Gautier MT_DEVICE | \ 64c9d75b3cSYann Gautier MT_RW | \ 65c9d75b3cSYann Gautier MT_SECURE | \ 66c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 67c9d75b3cSYann Gautier 68c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 69c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 70c9d75b3cSYann Gautier MT_DEVICE | \ 71c9d75b3cSYann Gautier MT_RW | \ 72c9d75b3cSYann Gautier MT_SECURE | \ 73c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 74c9d75b3cSYann Gautier 75c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 76c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 770754143aSEtienne Carriere MAP_SEC_SYSRAM, 78c9d75b3cSYann Gautier MAP_DEVICE1, 79c9d75b3cSYann Gautier MAP_DEVICE2, 80c9d75b3cSYann Gautier {0} 81c9d75b3cSYann Gautier }; 82c9d75b3cSYann Gautier #endif 83c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 84c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 850754143aSEtienne Carriere MAP_SEC_SYSRAM, 860754143aSEtienne Carriere MAP_NS_SYSRAM, 87c9d75b3cSYann Gautier MAP_DEVICE1, 88c9d75b3cSYann Gautier MAP_DEVICE2, 89c9d75b3cSYann Gautier {0} 90c9d75b3cSYann Gautier }; 91c9d75b3cSYann Gautier #endif 92c9d75b3cSYann Gautier 93c9d75b3cSYann Gautier void configure_mmu(void) 94c9d75b3cSYann Gautier { 95c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 96c9d75b3cSYann Gautier init_xlat_tables(); 97c9d75b3cSYann Gautier 98c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 99c9d75b3cSYann Gautier } 1008f282daeSYann Gautier 101c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 102c0ea3b1bSEtienne Carriere { 103c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 104c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 105c0ea3b1bSEtienne Carriere } 106c0ea3b1bSEtienne Carriere 107c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 108c0ea3b1bSEtienne Carriere 109c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 110c0ea3b1bSEtienne Carriere } 111c0ea3b1bSEtienne Carriere 112c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 113c0ea3b1bSEtienne Carriere { 114c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 115c0ea3b1bSEtienne Carriere return 0; 116c0ea3b1bSEtienne Carriere } 117c0ea3b1bSEtienne Carriere 118c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 119c0ea3b1bSEtienne Carriere 120c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 121c0ea3b1bSEtienne Carriere } 122c0ea3b1bSEtienne Carriere 1238f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1248f282daeSYann Gautier { 1258f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1268f282daeSYann Gautier return GPIOZ; 1278f282daeSYann Gautier } 1288f282daeSYann Gautier 1298f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 1308f282daeSYann Gautier 1318f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1328f282daeSYann Gautier } 13373680c23SYann Gautier 134ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 135ccc199edSEtienne Carriere { 136ccc199edSEtienne Carriere switch (bank) { 137ccc199edSEtienne Carriere case GPIO_BANK_A: 138ccc199edSEtienne Carriere case GPIO_BANK_B: 139ccc199edSEtienne Carriere case GPIO_BANK_C: 140ccc199edSEtienne Carriere case GPIO_BANK_D: 141ccc199edSEtienne Carriere case GPIO_BANK_E: 142ccc199edSEtienne Carriere case GPIO_BANK_F: 143ccc199edSEtienne Carriere case GPIO_BANK_G: 144ccc199edSEtienne Carriere case GPIO_BANK_H: 145ccc199edSEtienne Carriere case GPIO_BANK_I: 146ccc199edSEtienne Carriere case GPIO_BANK_J: 147ccc199edSEtienne Carriere case GPIO_BANK_K: 148ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller"); 149ccc199edSEtienne Carriere case GPIO_BANK_Z: 150ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller-z"); 151ccc199edSEtienne Carriere default: 152ccc199edSEtienne Carriere panic(); 153ccc199edSEtienne Carriere } 154ccc199edSEtienne Carriere } 155ccc199edSEtienne Carriere 156*9083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER 157*9083fa11SPatrick Delaunay /* 158*9083fa11SPatrick Delaunay * UART Management 159*9083fa11SPatrick Delaunay */ 160*9083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 161*9083fa11SPatrick Delaunay USART1_BASE, 162*9083fa11SPatrick Delaunay USART2_BASE, 163*9083fa11SPatrick Delaunay USART3_BASE, 164*9083fa11SPatrick Delaunay UART4_BASE, 165*9083fa11SPatrick Delaunay UART5_BASE, 166*9083fa11SPatrick Delaunay USART6_BASE, 167*9083fa11SPatrick Delaunay UART7_BASE, 168*9083fa11SPatrick Delaunay UART8_BASE, 169*9083fa11SPatrick Delaunay }; 170*9083fa11SPatrick Delaunay 171*9083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 172*9083fa11SPatrick Delaunay { 173*9083fa11SPatrick Delaunay if ((instance_nb == 0U) || 174*9083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 175*9083fa11SPatrick Delaunay return 0U; 176*9083fa11SPatrick Delaunay } 177*9083fa11SPatrick Delaunay 178*9083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 179*9083fa11SPatrick Delaunay } 180*9083fa11SPatrick Delaunay #endif 181*9083fa11SPatrick Delaunay 18292661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 183dec286ddSYann Gautier { 18492661e01SYann Gautier uint32_t version = 0U; 18592661e01SYann Gautier 18692661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 18792661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 18892661e01SYann Gautier return 0U; 18992661e01SYann Gautier } 19092661e01SYann Gautier 19192661e01SYann Gautier return version; 19292661e01SYann Gautier } 19392661e01SYann Gautier 19492661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 19592661e01SYann Gautier { 196dec286ddSYann Gautier uint32_t dev_id; 197dec286ddSYann Gautier 198dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 19992661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 20092661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 20192661e01SYann Gautier } 20292661e01SYann Gautier 20392661e01SYann Gautier return dev_id; 20492661e01SYann Gautier } 20592661e01SYann Gautier 20692661e01SYann Gautier static uint32_t get_part_number(void) 20792661e01SYann Gautier { 20892661e01SYann Gautier static uint32_t part_number; 20992661e01SYann Gautier 21092661e01SYann Gautier if (part_number != 0U) { 21192661e01SYann Gautier return part_number; 212dec286ddSYann Gautier } 213dec286ddSYann Gautier 214dec286ddSYann Gautier if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) { 21592661e01SYann Gautier panic(); 216dec286ddSYann Gautier } 217dec286ddSYann Gautier 218dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 219dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 220dec286ddSYann Gautier 22192661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 222dec286ddSYann Gautier 22392661e01SYann Gautier return part_number; 224dec286ddSYann Gautier } 225dec286ddSYann Gautier 22692661e01SYann Gautier static uint32_t get_cpu_package(void) 227dec286ddSYann Gautier { 228dec286ddSYann Gautier uint32_t package; 229dec286ddSYann Gautier 230dec286ddSYann Gautier if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) { 23192661e01SYann Gautier panic(); 232dec286ddSYann Gautier } 233dec286ddSYann Gautier 23492661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 235dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 236dec286ddSYann Gautier 23792661e01SYann Gautier return package; 238dec286ddSYann Gautier } 239dec286ddSYann Gautier 24092661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 241dec286ddSYann Gautier { 24292661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 243dec286ddSYann Gautier 244dec286ddSYann Gautier /* MPUs Part Numbers */ 24592661e01SYann Gautier switch (get_part_number()) { 246dec286ddSYann Gautier case STM32MP157C_PART_NB: 247dec286ddSYann Gautier cpu_s = "157C"; 248dec286ddSYann Gautier break; 249dec286ddSYann Gautier case STM32MP157A_PART_NB: 250dec286ddSYann Gautier cpu_s = "157A"; 251dec286ddSYann Gautier break; 252dec286ddSYann Gautier case STM32MP153C_PART_NB: 253dec286ddSYann Gautier cpu_s = "153C"; 254dec286ddSYann Gautier break; 255dec286ddSYann Gautier case STM32MP153A_PART_NB: 256dec286ddSYann Gautier cpu_s = "153A"; 257dec286ddSYann Gautier break; 258dec286ddSYann Gautier case STM32MP151C_PART_NB: 259dec286ddSYann Gautier cpu_s = "151C"; 260dec286ddSYann Gautier break; 261dec286ddSYann Gautier case STM32MP151A_PART_NB: 262dec286ddSYann Gautier cpu_s = "151A"; 263dec286ddSYann Gautier break; 2648ccf4954SLionel Debieve case STM32MP157F_PART_NB: 2658ccf4954SLionel Debieve cpu_s = "157F"; 2668ccf4954SLionel Debieve break; 2678ccf4954SLionel Debieve case STM32MP157D_PART_NB: 2688ccf4954SLionel Debieve cpu_s = "157D"; 2698ccf4954SLionel Debieve break; 2708ccf4954SLionel Debieve case STM32MP153F_PART_NB: 2718ccf4954SLionel Debieve cpu_s = "153F"; 2728ccf4954SLionel Debieve break; 2738ccf4954SLionel Debieve case STM32MP153D_PART_NB: 2748ccf4954SLionel Debieve cpu_s = "153D"; 2758ccf4954SLionel Debieve break; 2768ccf4954SLionel Debieve case STM32MP151F_PART_NB: 2778ccf4954SLionel Debieve cpu_s = "151F"; 2788ccf4954SLionel Debieve break; 2798ccf4954SLionel Debieve case STM32MP151D_PART_NB: 2808ccf4954SLionel Debieve cpu_s = "151D"; 2818ccf4954SLionel Debieve break; 282dec286ddSYann Gautier default: 283dec286ddSYann Gautier cpu_s = "????"; 284dec286ddSYann Gautier break; 285dec286ddSYann Gautier } 286dec286ddSYann Gautier 287dec286ddSYann Gautier /* Package */ 28892661e01SYann Gautier switch (get_cpu_package()) { 289dec286ddSYann Gautier case PKG_AA_LFBGA448: 290dec286ddSYann Gautier pkg = "AA"; 291dec286ddSYann Gautier break; 292dec286ddSYann Gautier case PKG_AB_LFBGA354: 293dec286ddSYann Gautier pkg = "AB"; 294dec286ddSYann Gautier break; 295dec286ddSYann Gautier case PKG_AC_TFBGA361: 296dec286ddSYann Gautier pkg = "AC"; 297dec286ddSYann Gautier break; 298dec286ddSYann Gautier case PKG_AD_TFBGA257: 299dec286ddSYann Gautier pkg = "AD"; 300dec286ddSYann Gautier break; 301dec286ddSYann Gautier default: 302dec286ddSYann Gautier pkg = "??"; 303dec286ddSYann Gautier break; 304dec286ddSYann Gautier } 305dec286ddSYann Gautier 306dec286ddSYann Gautier /* REVISION */ 30792661e01SYann Gautier switch (stm32mp_get_chip_version()) { 308dec286ddSYann Gautier case STM32MP1_REV_B: 309dec286ddSYann Gautier cpu_r = "B"; 310dec286ddSYann Gautier break; 311ffb3f277SLionel Debieve case STM32MP1_REV_Z: 312ffb3f277SLionel Debieve cpu_r = "Z"; 313ffb3f277SLionel Debieve break; 314dec286ddSYann Gautier default: 315dec286ddSYann Gautier cpu_r = "?"; 316dec286ddSYann Gautier break; 317dec286ddSYann Gautier } 318dec286ddSYann Gautier 31992661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 32092661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 32192661e01SYann Gautier } 32292661e01SYann Gautier 32392661e01SYann Gautier void stm32mp_print_cpuinfo(void) 32492661e01SYann Gautier { 32592661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 32692661e01SYann Gautier 32792661e01SYann Gautier stm32mp_get_soc_name(name); 32892661e01SYann Gautier NOTICE("CPU: %s\n", name); 329dec286ddSYann Gautier } 330dec286ddSYann Gautier 33110e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 33210e7a9e9SYann Gautier { 33310e7a9e9SYann Gautier uint32_t board_id; 33410e7a9e9SYann Gautier uint32_t board_otp; 33510e7a9e9SYann Gautier int bsec_node, bsec_board_id_node; 33610e7a9e9SYann Gautier void *fdt; 33710e7a9e9SYann Gautier const fdt32_t *cuint; 33810e7a9e9SYann Gautier 33910e7a9e9SYann Gautier if (fdt_get_address(&fdt) == 0) { 34010e7a9e9SYann Gautier panic(); 34110e7a9e9SYann Gautier } 34210e7a9e9SYann Gautier 34310e7a9e9SYann Gautier bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT); 34410e7a9e9SYann Gautier if (bsec_node < 0) { 34510e7a9e9SYann Gautier return; 34610e7a9e9SYann Gautier } 34710e7a9e9SYann Gautier 34810e7a9e9SYann Gautier bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id"); 34910e7a9e9SYann Gautier if (bsec_board_id_node <= 0) { 35010e7a9e9SYann Gautier return; 35110e7a9e9SYann Gautier } 35210e7a9e9SYann Gautier 35310e7a9e9SYann Gautier cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL); 35410e7a9e9SYann Gautier if (cuint == NULL) { 35510e7a9e9SYann Gautier panic(); 35610e7a9e9SYann Gautier } 35710e7a9e9SYann Gautier 35810e7a9e9SYann Gautier board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t); 35910e7a9e9SYann Gautier 36010e7a9e9SYann Gautier if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) { 36110e7a9e9SYann Gautier ERROR("BSEC: PART_NUMBER_OTP Error\n"); 36210e7a9e9SYann Gautier return; 36310e7a9e9SYann Gautier } 36410e7a9e9SYann Gautier 36510e7a9e9SYann Gautier if (board_id != 0U) { 36610e7a9e9SYann Gautier char rev[2]; 36710e7a9e9SYann Gautier 36810e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 36910e7a9e9SYann Gautier rev[1] = '\0'; 370ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 37110e7a9e9SYann Gautier BOARD_ID2NB(board_id), 372f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 373f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 37410e7a9e9SYann Gautier rev, 37510e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 37610e7a9e9SYann Gautier } 37710e7a9e9SYann Gautier } 37810e7a9e9SYann Gautier 379b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 380b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 381b2182cdeSYann Gautier { 38292661e01SYann Gautier switch (get_part_number()) { 383b2182cdeSYann Gautier case STM32MP151A_PART_NB: 384b2182cdeSYann Gautier case STM32MP151C_PART_NB: 3858ccf4954SLionel Debieve case STM32MP151D_PART_NB: 3868ccf4954SLionel Debieve case STM32MP151F_PART_NB: 3878ccf4954SLionel Debieve return true; 388b2182cdeSYann Gautier default: 3898ccf4954SLionel Debieve return false; 390b2182cdeSYann Gautier } 391b2182cdeSYann Gautier } 392b2182cdeSYann Gautier 393f700423cSLionel Debieve /* Return true when device is in closed state */ 394f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 395f700423cSLionel Debieve { 396f700423cSLionel Debieve uint32_t value; 397f700423cSLionel Debieve 398f700423cSLionel Debieve if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) || 399f700423cSLionel Debieve (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) { 400f700423cSLionel Debieve return true; 401f700423cSLionel Debieve } 402f700423cSLionel Debieve 403f700423cSLionel Debieve return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED; 404f700423cSLionel Debieve } 405f700423cSLionel Debieve 40673680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 40773680c23SYann Gautier { 40873680c23SYann Gautier switch (base) { 40973680c23SYann Gautier case IWDG1_BASE: 41073680c23SYann Gautier return IWDG1_INST; 41173680c23SYann Gautier case IWDG2_BASE: 41273680c23SYann Gautier return IWDG2_INST; 41373680c23SYann Gautier default: 41473680c23SYann Gautier panic(); 41573680c23SYann Gautier } 41673680c23SYann Gautier } 41773680c23SYann Gautier 41873680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 41973680c23SYann Gautier { 42073680c23SYann Gautier uint32_t iwdg_cfg = 0U; 42173680c23SYann Gautier uint32_t otp_value; 42273680c23SYann Gautier 42373680c23SYann Gautier #if defined(IMAGE_BL2) 42473680c23SYann Gautier if (bsec_shadow_register(HW2_OTP) != BSEC_OK) { 42573680c23SYann Gautier panic(); 42673680c23SYann Gautier } 42773680c23SYann Gautier #endif 42873680c23SYann Gautier 42973680c23SYann Gautier if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) { 43073680c23SYann Gautier panic(); 43173680c23SYann Gautier } 43273680c23SYann Gautier 43373680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 43473680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 43573680c23SYann Gautier } 43673680c23SYann Gautier 43773680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 43873680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 43973680c23SYann Gautier } 44073680c23SYann Gautier 44173680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 44273680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 44373680c23SYann Gautier } 44473680c23SYann Gautier 44573680c23SYann Gautier return iwdg_cfg; 44673680c23SYann Gautier } 44773680c23SYann Gautier 44873680c23SYann Gautier #if defined(IMAGE_BL2) 44973680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 45073680c23SYann Gautier { 45173680c23SYann Gautier uint32_t otp; 45273680c23SYann Gautier uint32_t result; 45373680c23SYann Gautier 45473680c23SYann Gautier if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) { 45573680c23SYann Gautier panic(); 45673680c23SYann Gautier } 45773680c23SYann Gautier 45873680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STOP) != 0U) { 45973680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 46073680c23SYann Gautier } 46173680c23SYann Gautier 46273680c23SYann Gautier if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) { 46373680c23SYann Gautier otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 46473680c23SYann Gautier } 46573680c23SYann Gautier 46673680c23SYann Gautier result = bsec_write_otp(otp, HW2_OTP); 46773680c23SYann Gautier if (result != BSEC_OK) { 46873680c23SYann Gautier return result; 46973680c23SYann Gautier } 47073680c23SYann Gautier 47173680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 47273680c23SYann Gautier if (!bsec_write_sr_lock(HW2_OTP, 1U) || 47373680c23SYann Gautier !bsec_write_sw_lock(HW2_OTP, 1U)) { 47473680c23SYann Gautier return BSEC_LOCK_FAIL; 47573680c23SYann Gautier } 47673680c23SYann Gautier 47773680c23SYann Gautier return BSEC_OK; 47873680c23SYann Gautier } 47973680c23SYann Gautier #endif 480e6cc3ccfSYann Gautier 4814584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE 482e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 483e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 484e6cc3ccfSYann Gautier { 485e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 486e6cc3ccfSYann Gautier uint32_t ddr_size; 487e6cc3ccfSYann Gautier 488e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 489e6cc3ccfSYann Gautier return ddr_ns_size; 490e6cc3ccfSYann Gautier } 491e6cc3ccfSYann Gautier 492e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 493e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 494e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 495e6cc3ccfSYann Gautier panic(); 496e6cc3ccfSYann Gautier } 497e6cc3ccfSYann Gautier 498e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 499e6cc3ccfSYann Gautier 500e6cc3ccfSYann Gautier return ddr_ns_size; 501e6cc3ccfSYann Gautier } 5024584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */ 503