xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision 6e99fee43efa256bdac3b38864206c94bd9ae3c8)
1c9d75b3cSYann Gautier /*
29cd784dbSYann Gautier  * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
933667d29SYann Gautier #include <drivers/clk.h>
10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h>
11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h>
124dc77a35SYann Gautier #include <lib/mmio.h>
13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
14ff7675ebSYann Gautier #include <libfdt.h>
1510e7a9e9SYann Gautier 
16ba02add9SSughosh Ganu #include <plat/common/platform.h>
17c9d75b3cSYann Gautier #include <platform_def.h>
18c9d75b3cSYann Gautier 
194b031ab4SYann Gautier #if STM32MP13
204b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(30)
214b031ab4SYann Gautier #endif
224b031ab4SYann Gautier #if STM32MP15
234dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(20)
244b031ab4SYann Gautier #endif
254dc77a35SYann Gautier 
26e633f9c5SYann Gautier /*
27e633f9c5SYann Gautier  * Backup register to store fwu update information.
28e633f9c5SYann Gautier  * It should be writeable only by secure world, but also readable by non secure
29e633f9c5SYann Gautier  * (so it should be in Zone 2).
30e633f9c5SYann Gautier  */
31e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_REG_ID	U(10)
32ab2b325cSIgor Opaniuk #define TAMP_BOOT_FWU_INFO_IDX_MSK	GENMASK(3, 0)
33e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_IDX_OFF	U(0)
34ab2b325cSIgor Opaniuk #define TAMP_BOOT_FWU_INFO_CNT_MSK	GENMASK(7, 4)
35e633f9c5SYann Gautier #define TAMP_BOOT_FWU_INFO_CNT_OFF	U(4)
36ba02add9SSughosh Ganu 
370754143aSEtienne Carriere #if defined(IMAGE_BL2)
380754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
393f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
40c9d75b3cSYann Gautier 					MT_MEMORY | \
41c9d75b3cSYann Gautier 					MT_RW | \
42c9d75b3cSYann Gautier 					MT_SECURE | \
43c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
440754143aSEtienne Carriere #elif defined(IMAGE_BL32)
450754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \
460754143aSEtienne Carriere 					STM32MP_SEC_SYSRAM_SIZE, \
470754143aSEtienne Carriere 					MT_MEMORY | \
480754143aSEtienne Carriere 					MT_RW | \
490754143aSEtienne Carriere 					MT_SECURE | \
500754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
510754143aSEtienne Carriere 
520754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */
530754143aSEtienne Carriere #define MAP_NS_SYSRAM	MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \
540754143aSEtienne Carriere 					STM32MP_NS_SYSRAM_SIZE, \
550754143aSEtienne Carriere 					MT_DEVICE | \
560754143aSEtienne Carriere 					MT_RW | \
570754143aSEtienne Carriere 					MT_NS | \
580754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
590754143aSEtienne Carriere #endif
60c9d75b3cSYann Gautier 
61a5308745SYann Gautier #if STM32MP13
62a5308745SYann Gautier #define MAP_SRAM_ALL	MAP_REGION_FLAT(SRAMS_BASE, \
63a5308745SYann Gautier 					SRAMS_SIZE_2MB_ALIGNED, \
64a5308745SYann Gautier 					MT_MEMORY | \
65a5308745SYann Gautier 					MT_RW | \
66a5308745SYann Gautier 					MT_SECURE | \
67a5308745SYann Gautier 					MT_EXECUTE_NEVER)
68a5308745SYann Gautier #endif
69a5308745SYann Gautier 
70c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
71c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
72c9d75b3cSYann Gautier 					MT_DEVICE | \
73c9d75b3cSYann Gautier 					MT_RW | \
74c9d75b3cSYann Gautier 					MT_SECURE | \
75c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
76c9d75b3cSYann Gautier 
77c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
78c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
79c9d75b3cSYann Gautier 					MT_DEVICE | \
80c9d75b3cSYann Gautier 					MT_RW | \
81c9d75b3cSYann Gautier 					MT_SECURE | \
82c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
83c9d75b3cSYann Gautier 
84c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
85c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
860754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
87a5308745SYann Gautier #if STM32MP13
88a5308745SYann Gautier 	MAP_SRAM_ALL,
89a5308745SYann Gautier #endif
90c9d75b3cSYann Gautier 	MAP_DEVICE1,
91db3e0eceSYann Gautier #if STM32MP_RAW_NAND
92c9d75b3cSYann Gautier 	MAP_DEVICE2,
93db3e0eceSYann Gautier #endif
94c9d75b3cSYann Gautier 	{0}
95c9d75b3cSYann Gautier };
96c9d75b3cSYann Gautier #endif
97c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
98c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
990754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
1000754143aSEtienne Carriere 	MAP_NS_SYSRAM,
101c9d75b3cSYann Gautier 	MAP_DEVICE1,
102c9d75b3cSYann Gautier 	MAP_DEVICE2,
103c9d75b3cSYann Gautier 	{0}
104c9d75b3cSYann Gautier };
105c9d75b3cSYann Gautier #endif
106c9d75b3cSYann Gautier 
107c9d75b3cSYann Gautier void configure_mmu(void)
108c9d75b3cSYann Gautier {
109c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
110c9d75b3cSYann Gautier 	init_xlat_tables();
111c9d75b3cSYann Gautier 
112c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
113c9d75b3cSYann Gautier }
1148f282daeSYann Gautier 
115c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
116c0ea3b1bSEtienne Carriere {
117111a384cSYann Gautier #if STM32MP13
11856048fe2SYann Gautier 	assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_I));
119111a384cSYann Gautier #endif
120111a384cSYann Gautier #if STM32MP15
121c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
122c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
123c0ea3b1bSEtienne Carriere 	}
124c0ea3b1bSEtienne Carriere 
12556048fe2SYann Gautier 	assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_K));
126111a384cSYann Gautier #endif
127c0ea3b1bSEtienne Carriere 
128c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
129c0ea3b1bSEtienne Carriere }
130c0ea3b1bSEtienne Carriere 
131c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
132c0ea3b1bSEtienne Carriere {
133111a384cSYann Gautier #if STM32MP13
13456048fe2SYann Gautier 	assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_I));
135111a384cSYann Gautier #endif
136111a384cSYann Gautier #if STM32MP15
137c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
138c0ea3b1bSEtienne Carriere 		return 0;
139c0ea3b1bSEtienne Carriere 	}
140c0ea3b1bSEtienne Carriere 
14156048fe2SYann Gautier 	assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_K));
142111a384cSYann Gautier #endif
143c0ea3b1bSEtienne Carriere 
144c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
145c0ea3b1bSEtienne Carriere }
146c0ea3b1bSEtienne Carriere 
147737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank)
148737ad29bSYann Gautier {
149111a384cSYann Gautier #if STM32MP13
150111a384cSYann Gautier 	return true;
151111a384cSYann Gautier #endif
152111a384cSYann Gautier #if STM32MP15
153737ad29bSYann Gautier 	if (bank == GPIO_BANK_Z) {
154737ad29bSYann Gautier 		return true;
155737ad29bSYann Gautier 	}
156737ad29bSYann Gautier 
157737ad29bSYann Gautier 	return false;
158111a384cSYann Gautier #endif
159737ad29bSYann Gautier }
160737ad29bSYann Gautier 
1618f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1628f282daeSYann Gautier {
163111a384cSYann Gautier #if STM32MP13
16456048fe2SYann Gautier 	assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_I));
165111a384cSYann Gautier #endif
166111a384cSYann Gautier #if STM32MP15
1678f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1688f282daeSYann Gautier 		return GPIOZ;
1698f282daeSYann Gautier 	}
1708f282daeSYann Gautier 
17156048fe2SYann Gautier 	assert((GPIO_BANK_A == 0) && (bank <= GPIO_BANK_K));
172111a384cSYann Gautier #endif
1738f282daeSYann Gautier 
1748f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1758f282daeSYann Gautier }
17673680c23SYann Gautier 
177ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
178ccc199edSEtienne Carriere {
179b14d3e22SYann Gautier 	const char *node_compatible = NULL;
180b14d3e22SYann Gautier 
181ccc199edSEtienne Carriere 	switch (bank) {
182ccc199edSEtienne Carriere 	case GPIO_BANK_A:
183ccc199edSEtienne Carriere 	case GPIO_BANK_B:
184ccc199edSEtienne Carriere 	case GPIO_BANK_C:
185ccc199edSEtienne Carriere 	case GPIO_BANK_D:
186ccc199edSEtienne Carriere 	case GPIO_BANK_E:
187ccc199edSEtienne Carriere 	case GPIO_BANK_F:
188ccc199edSEtienne Carriere 	case GPIO_BANK_G:
189ccc199edSEtienne Carriere 	case GPIO_BANK_H:
190ccc199edSEtienne Carriere 	case GPIO_BANK_I:
191b14d3e22SYann Gautier #if STM32MP13
192b14d3e22SYann Gautier 		node_compatible = "st,stm32mp135-pinctrl";
193b14d3e22SYann Gautier 		break;
194b14d3e22SYann Gautier #endif
195111a384cSYann Gautier #if STM32MP15
196ccc199edSEtienne Carriere 	case GPIO_BANK_J:
197ccc199edSEtienne Carriere 	case GPIO_BANK_K:
198b14d3e22SYann Gautier 		node_compatible = "st,stm32mp157-pinctrl";
199b14d3e22SYann Gautier 		break;
200ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
201b14d3e22SYann Gautier 		node_compatible = "st,stm32mp157-z-pinctrl";
202b14d3e22SYann Gautier 		break;
203111a384cSYann Gautier #endif
204ccc199edSEtienne Carriere 	default:
205ccc199edSEtienne Carriere 		panic();
206ccc199edSEtienne Carriere 	}
207b14d3e22SYann Gautier 
208b14d3e22SYann Gautier 	return fdt_node_offset_by_compatible(fdt, -1, node_compatible);
209ccc199edSEtienne Carriere }
210ccc199edSEtienne Carriere 
211acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
2129083fa11SPatrick Delaunay /*
2139083fa11SPatrick Delaunay  * UART Management
2149083fa11SPatrick Delaunay  */
2159083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = {
2169083fa11SPatrick Delaunay 	USART1_BASE,
2179083fa11SPatrick Delaunay 	USART2_BASE,
2189083fa11SPatrick Delaunay 	USART3_BASE,
2199083fa11SPatrick Delaunay 	UART4_BASE,
2209083fa11SPatrick Delaunay 	UART5_BASE,
2219083fa11SPatrick Delaunay 	USART6_BASE,
2229083fa11SPatrick Delaunay 	UART7_BASE,
2239083fa11SPatrick Delaunay 	UART8_BASE,
2249083fa11SPatrick Delaunay };
2259083fa11SPatrick Delaunay 
2269083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb)
2279083fa11SPatrick Delaunay {
2289083fa11SPatrick Delaunay 	if ((instance_nb == 0U) ||
2299083fa11SPatrick Delaunay 	    (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) {
2309083fa11SPatrick Delaunay 		return 0U;
2319083fa11SPatrick Delaunay 	}
2329083fa11SPatrick Delaunay 
2339083fa11SPatrick Delaunay 	return stm32mp1_uart_addresses[instance_nb - 1U];
2349083fa11SPatrick Delaunay }
2359083fa11SPatrick Delaunay #endif
2369083fa11SPatrick Delaunay 
237d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
238d7176f03SYann Gautier struct gpio_bank_pin_list {
239d7176f03SYann Gautier 	uint32_t bank;
240d7176f03SYann Gautier 	uint32_t pin;
241d7176f03SYann Gautier };
242d7176f03SYann Gautier 
243d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = {
244d7176f03SYann Gautier 	{	/* USART2_RX: GPIOA3 */
245d7176f03SYann Gautier 		.bank = 0U,
246d7176f03SYann Gautier 		.pin = 3U,
247d7176f03SYann Gautier 	},
248d7176f03SYann Gautier 	{	/* USART3_RX: GPIOB12 */
249d7176f03SYann Gautier 		.bank = 1U,
250d7176f03SYann Gautier 		.pin = 12U,
251d7176f03SYann Gautier 	},
252d7176f03SYann Gautier 	{	/* UART4_RX: GPIOB2 */
253d7176f03SYann Gautier 		.bank = 1U,
254d7176f03SYann Gautier 		.pin = 2U,
255d7176f03SYann Gautier 	},
256d7176f03SYann Gautier 	{	/* UART5_RX: GPIOB4 */
257d7176f03SYann Gautier 		.bank = 1U,
258d7176f03SYann Gautier 		.pin = 5U,
259d7176f03SYann Gautier 	},
260d7176f03SYann Gautier 	{	/* USART6_RX: GPIOC7 */
261d7176f03SYann Gautier 		.bank = 2U,
262d7176f03SYann Gautier 		.pin = 7U,
263d7176f03SYann Gautier 	},
264d7176f03SYann Gautier 	{	/* UART7_RX: GPIOF6 */
265d7176f03SYann Gautier 		.bank = 5U,
266d7176f03SYann Gautier 		.pin = 6U,
267d7176f03SYann Gautier 	},
268d7176f03SYann Gautier 	{	/* UART8_RX: GPIOE0 */
269d7176f03SYann Gautier 		.bank = 4U,
270d7176f03SYann Gautier 		.pin = 0U,
271d7176f03SYann Gautier 	},
272d7176f03SYann Gautier };
273d7176f03SYann Gautier 
274d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void)
275d7176f03SYann Gautier {
276d7176f03SYann Gautier 	size_t i;
277d7176f03SYann Gautier 
278d7176f03SYann Gautier 	for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) {
279d7176f03SYann Gautier 		set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin);
280d7176f03SYann Gautier 	}
281d7176f03SYann Gautier }
282d7176f03SYann Gautier #endif
283d7176f03SYann Gautier 
28492661e01SYann Gautier uint32_t stm32mp_get_chip_version(void)
285dec286ddSYann Gautier {
2866512c3a6SYann Gautier #if STM32MP13
2876512c3a6SYann Gautier 	return stm32mp1_syscfg_get_chip_version();
2886512c3a6SYann Gautier #endif
2896512c3a6SYann Gautier #if STM32MP15
29092661e01SYann Gautier 	uint32_t version = 0U;
29192661e01SYann Gautier 
29292661e01SYann Gautier 	if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) {
29392661e01SYann Gautier 		INFO("Cannot get CPU version, debug disabled\n");
29492661e01SYann Gautier 		return 0U;
29592661e01SYann Gautier 	}
29692661e01SYann Gautier 
29792661e01SYann Gautier 	return version;
2986512c3a6SYann Gautier #endif
29992661e01SYann Gautier }
30092661e01SYann Gautier 
30192661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
30292661e01SYann Gautier {
3036512c3a6SYann Gautier #if STM32MP13
3046512c3a6SYann Gautier 	return stm32mp1_syscfg_get_chip_dev_id();
3056512c3a6SYann Gautier #endif
3066512c3a6SYann Gautier #if STM32MP15
307dec286ddSYann Gautier 	uint32_t dev_id;
308dec286ddSYann Gautier 
309dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
31092661e01SYann Gautier 		INFO("Use default chip ID, debug disabled\n");
31192661e01SYann Gautier 		dev_id = STM32MP1_CHIP_ID;
31292661e01SYann Gautier 	}
31392661e01SYann Gautier 
31492661e01SYann Gautier 	return dev_id;
3156512c3a6SYann Gautier #endif
31692661e01SYann Gautier }
31792661e01SYann Gautier 
31892661e01SYann Gautier static uint32_t get_part_number(void)
31992661e01SYann Gautier {
32092661e01SYann Gautier 	static uint32_t part_number;
32192661e01SYann Gautier 
32292661e01SYann Gautier 	if (part_number != 0U) {
32392661e01SYann Gautier 		return part_number;
324dec286ddSYann Gautier 	}
325dec286ddSYann Gautier 
326ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) {
32792661e01SYann Gautier 		panic();
328dec286ddSYann Gautier 	}
329dec286ddSYann Gautier 
330dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
331dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
332dec286ddSYann Gautier 
33392661e01SYann Gautier 	part_number |= stm32mp_get_chip_dev_id() << 16;
334dec286ddSYann Gautier 
33592661e01SYann Gautier 	return part_number;
336dec286ddSYann Gautier }
337dec286ddSYann Gautier 
33830eea116SYann Gautier #if STM32MP15
33992661e01SYann Gautier static uint32_t get_cpu_package(void)
340dec286ddSYann Gautier {
341dec286ddSYann Gautier 	uint32_t package;
342dec286ddSYann Gautier 
343ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) {
34492661e01SYann Gautier 		panic();
345dec286ddSYann Gautier 	}
346dec286ddSYann Gautier 
34792661e01SYann Gautier 	package = (package & PACKAGE_OTP_PKG_MASK) >>
348dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
349dec286ddSYann Gautier 
35092661e01SYann Gautier 	return package;
351dec286ddSYann Gautier }
35230eea116SYann Gautier #endif
353dec286ddSYann Gautier 
35492661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
355dec286ddSYann Gautier {
356d7f5bed9SYann Gautier 	const char *cpu_s, *cpu_r, *pkg;
357dec286ddSYann Gautier 
358dec286ddSYann Gautier 	/* MPUs Part Numbers */
35992661e01SYann Gautier 	switch (get_part_number()) {
36030eea116SYann Gautier #if STM32MP13
36130eea116SYann Gautier 	case STM32MP135F_PART_NB:
36230eea116SYann Gautier 		cpu_s = "135F";
36330eea116SYann Gautier 		break;
36430eea116SYann Gautier 	case STM32MP135D_PART_NB:
36530eea116SYann Gautier 		cpu_s = "135D";
36630eea116SYann Gautier 		break;
36730eea116SYann Gautier 	case STM32MP135C_PART_NB:
36830eea116SYann Gautier 		cpu_s = "135C";
36930eea116SYann Gautier 		break;
37030eea116SYann Gautier 	case STM32MP135A_PART_NB:
37130eea116SYann Gautier 		cpu_s = "135A";
37230eea116SYann Gautier 		break;
37330eea116SYann Gautier 	case STM32MP133F_PART_NB:
37430eea116SYann Gautier 		cpu_s = "133F";
37530eea116SYann Gautier 		break;
37630eea116SYann Gautier 	case STM32MP133D_PART_NB:
37730eea116SYann Gautier 		cpu_s = "133D";
37830eea116SYann Gautier 		break;
37930eea116SYann Gautier 	case STM32MP133C_PART_NB:
38030eea116SYann Gautier 		cpu_s = "133C";
38130eea116SYann Gautier 		break;
38230eea116SYann Gautier 	case STM32MP133A_PART_NB:
38330eea116SYann Gautier 		cpu_s = "133A";
38430eea116SYann Gautier 		break;
38530eea116SYann Gautier 	case STM32MP131F_PART_NB:
38630eea116SYann Gautier 		cpu_s = "131F";
38730eea116SYann Gautier 		break;
38830eea116SYann Gautier 	case STM32MP131D_PART_NB:
38930eea116SYann Gautier 		cpu_s = "131D";
39030eea116SYann Gautier 		break;
39130eea116SYann Gautier 	case STM32MP131C_PART_NB:
39230eea116SYann Gautier 		cpu_s = "131C";
39330eea116SYann Gautier 		break;
39430eea116SYann Gautier 	case STM32MP131A_PART_NB:
39530eea116SYann Gautier 		cpu_s = "131A";
39630eea116SYann Gautier 		break;
39730eea116SYann Gautier #endif
39830eea116SYann Gautier #if STM32MP15
399dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
400dec286ddSYann Gautier 		cpu_s = "157C";
401dec286ddSYann Gautier 		break;
402dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
403dec286ddSYann Gautier 		cpu_s = "157A";
404dec286ddSYann Gautier 		break;
405dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
406dec286ddSYann Gautier 		cpu_s = "153C";
407dec286ddSYann Gautier 		break;
408dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
409dec286ddSYann Gautier 		cpu_s = "153A";
410dec286ddSYann Gautier 		break;
411dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
412dec286ddSYann Gautier 		cpu_s = "151C";
413dec286ddSYann Gautier 		break;
414dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
415dec286ddSYann Gautier 		cpu_s = "151A";
416dec286ddSYann Gautier 		break;
4178ccf4954SLionel Debieve 	case STM32MP157F_PART_NB:
4188ccf4954SLionel Debieve 		cpu_s = "157F";
4198ccf4954SLionel Debieve 		break;
4208ccf4954SLionel Debieve 	case STM32MP157D_PART_NB:
4218ccf4954SLionel Debieve 		cpu_s = "157D";
4228ccf4954SLionel Debieve 		break;
4238ccf4954SLionel Debieve 	case STM32MP153F_PART_NB:
4248ccf4954SLionel Debieve 		cpu_s = "153F";
4258ccf4954SLionel Debieve 		break;
4268ccf4954SLionel Debieve 	case STM32MP153D_PART_NB:
4278ccf4954SLionel Debieve 		cpu_s = "153D";
4288ccf4954SLionel Debieve 		break;
4298ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
4308ccf4954SLionel Debieve 		cpu_s = "151F";
4318ccf4954SLionel Debieve 		break;
4328ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
4338ccf4954SLionel Debieve 		cpu_s = "151D";
4348ccf4954SLionel Debieve 		break;
43530eea116SYann Gautier #endif
436dec286ddSYann Gautier 	default:
437dec286ddSYann Gautier 		cpu_s = "????";
438dec286ddSYann Gautier 		break;
439dec286ddSYann Gautier 	}
440dec286ddSYann Gautier 
441dec286ddSYann Gautier 	/* Package */
44230eea116SYann Gautier #if STM32MP13
44330eea116SYann Gautier 	/* On STM32MP13, package is not present in OTP */
44430eea116SYann Gautier 	pkg = "";
44530eea116SYann Gautier #endif
44630eea116SYann Gautier #if STM32MP15
44792661e01SYann Gautier 	switch (get_cpu_package()) {
448dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
449dec286ddSYann Gautier 		pkg = "AA";
450dec286ddSYann Gautier 		break;
451dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
452dec286ddSYann Gautier 		pkg = "AB";
453dec286ddSYann Gautier 		break;
454dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
455dec286ddSYann Gautier 		pkg = "AC";
456dec286ddSYann Gautier 		break;
457dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
458dec286ddSYann Gautier 		pkg = "AD";
459dec286ddSYann Gautier 		break;
460dec286ddSYann Gautier 	default:
461dec286ddSYann Gautier 		pkg = "??";
462dec286ddSYann Gautier 		break;
463dec286ddSYann Gautier 	}
46430eea116SYann Gautier #endif
465dec286ddSYann Gautier 
466dec286ddSYann Gautier 	/* REVISION */
46792661e01SYann Gautier 	switch (stm32mp_get_chip_version()) {
468dec286ddSYann Gautier 	case STM32MP1_REV_B:
469dec286ddSYann Gautier 		cpu_r = "B";
470dec286ddSYann Gautier 		break;
471a3f97f66SYann Gautier #if STM32MP13
472a3f97f66SYann Gautier 	case STM32MP1_REV_Y:
473a3f97f66SYann Gautier 		cpu_r = "Y";
474a3f97f66SYann Gautier 		break;
475a3f97f66SYann Gautier #endif
476ffb3f277SLionel Debieve 	case STM32MP1_REV_Z:
477ffb3f277SLionel Debieve 		cpu_r = "Z";
478ffb3f277SLionel Debieve 		break;
479dec286ddSYann Gautier 	default:
480dec286ddSYann Gautier 		cpu_r = "?";
481dec286ddSYann Gautier 		break;
482dec286ddSYann Gautier 	}
483dec286ddSYann Gautier 
48492661e01SYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
48592661e01SYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
48692661e01SYann Gautier }
48792661e01SYann Gautier 
48892661e01SYann Gautier void stm32mp_print_cpuinfo(void)
48992661e01SYann Gautier {
49092661e01SYann Gautier 	char name[STM32_SOC_NAME_SIZE];
49192661e01SYann Gautier 
49292661e01SYann Gautier 	stm32mp_get_soc_name(name);
49392661e01SYann Gautier 	NOTICE("CPU: %s\n", name);
494dec286ddSYann Gautier }
495dec286ddSYann Gautier 
49610e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
49710e7a9e9SYann Gautier {
498992dba08SYann Gautier 	uint32_t board_id = 0U;
49910e7a9e9SYann Gautier 
500ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) {
50110e7a9e9SYann Gautier 		return;
50210e7a9e9SYann Gautier 	}
50310e7a9e9SYann Gautier 
50410e7a9e9SYann Gautier 	if (board_id != 0U) {
505992dba08SYann Gautier 		stm32_display_board_info(board_id);
50610e7a9e9SYann Gautier 	}
50710e7a9e9SYann Gautier }
50810e7a9e9SYann Gautier 
509b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
510b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
511b2182cdeSYann Gautier {
5127b48a9f3SYann Gautier #if STM32MP13
5137b48a9f3SYann Gautier 	return true;
5147b48a9f3SYann Gautier #endif
5157b48a9f3SYann Gautier #if STM32MP15
516f7130e81SYann Gautier 	bool single_core = false;
517f7130e81SYann Gautier 
51892661e01SYann Gautier 	switch (get_part_number()) {
519b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
520b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
5218ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
5228ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
523f7130e81SYann Gautier 		single_core = true;
524f7130e81SYann Gautier 		break;
525b2182cdeSYann Gautier 	default:
526f7130e81SYann Gautier 		break;
527b2182cdeSYann Gautier 	}
528f7130e81SYann Gautier 
529f7130e81SYann Gautier 	return single_core;
5307b48a9f3SYann Gautier #endif
531b2182cdeSYann Gautier }
532b2182cdeSYann Gautier 
533f700423cSLionel Debieve /* Return true when device is in closed state */
5349cd784dbSYann Gautier uint32_t stm32mp_check_closed_device(void)
535f700423cSLionel Debieve {
536f700423cSLionel Debieve 	uint32_t value;
537f700423cSLionel Debieve 
538ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(CFG0_OTP, &value) != 0) {
5399cd784dbSYann Gautier 		return STM32MP_CHIP_SEC_CLOSED;
540f700423cSLionel Debieve 	}
541f700423cSLionel Debieve 
5421c37d0c1SNicolas Le Bayon #if STM32MP13
5431c37d0c1SNicolas Le Bayon 	value = (value & CFG0_OTP_MODE_MASK) >> CFG0_OTP_MODE_SHIFT;
5441c37d0c1SNicolas Le Bayon 
5451c37d0c1SNicolas Le Bayon 	switch (value) {
5461c37d0c1SNicolas Le Bayon 	case CFG0_OPEN_DEVICE:
5479cd784dbSYann Gautier 		return STM32MP_CHIP_SEC_OPEN;
5481c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE:
5491c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE_NO_BOUNDARY_SCAN:
5501c37d0c1SNicolas Le Bayon 	case CFG0_CLOSED_DEVICE_NO_JTAG:
5519cd784dbSYann Gautier 		return STM32MP_CHIP_SEC_CLOSED;
5521c37d0c1SNicolas Le Bayon 	default:
5531c37d0c1SNicolas Le Bayon 		panic();
5541c37d0c1SNicolas Le Bayon 	}
5551c37d0c1SNicolas Le Bayon #endif
5561c37d0c1SNicolas Le Bayon #if STM32MP15
5579cd784dbSYann Gautier 	if ((value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE) {
5589cd784dbSYann Gautier 		return STM32MP_CHIP_SEC_CLOSED;
5599cd784dbSYann Gautier 	} else {
5609cd784dbSYann Gautier 		return STM32MP_CHIP_SEC_OPEN;
5619cd784dbSYann Gautier 	}
5629cd784dbSYann Gautier 
5631c37d0c1SNicolas Le Bayon #endif
564f700423cSLionel Debieve }
565f700423cSLionel Debieve 
56649abdfd8SLionel Debieve /* Return true when device supports secure boot */
56749abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void)
56849abdfd8SLionel Debieve {
56949abdfd8SLionel Debieve 	bool supported = false;
57049abdfd8SLionel Debieve 
57149abdfd8SLionel Debieve 	switch (get_part_number()) {
57230eea116SYann Gautier #if STM32MP13
57330eea116SYann Gautier 	case STM32MP131C_PART_NB:
57430eea116SYann Gautier 	case STM32MP131F_PART_NB:
57530eea116SYann Gautier 	case STM32MP133C_PART_NB:
57630eea116SYann Gautier 	case STM32MP133F_PART_NB:
57730eea116SYann Gautier 	case STM32MP135C_PART_NB:
57830eea116SYann Gautier 	case STM32MP135F_PART_NB:
57930eea116SYann Gautier #endif
58030eea116SYann Gautier #if STM32MP15
58149abdfd8SLionel Debieve 	case STM32MP151C_PART_NB:
58249abdfd8SLionel Debieve 	case STM32MP151F_PART_NB:
58349abdfd8SLionel Debieve 	case STM32MP153C_PART_NB:
58449abdfd8SLionel Debieve 	case STM32MP153F_PART_NB:
58549abdfd8SLionel Debieve 	case STM32MP157C_PART_NB:
58649abdfd8SLionel Debieve 	case STM32MP157F_PART_NB:
58730eea116SYann Gautier #endif
58849abdfd8SLionel Debieve 		supported = true;
58949abdfd8SLionel Debieve 		break;
59049abdfd8SLionel Debieve 	default:
59149abdfd8SLionel Debieve 		break;
59249abdfd8SLionel Debieve 	}
59349abdfd8SLionel Debieve 
59449abdfd8SLionel Debieve 	return supported;
59549abdfd8SLionel Debieve }
59649abdfd8SLionel Debieve 
59773680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
59873680c23SYann Gautier {
59973680c23SYann Gautier 	switch (base) {
60073680c23SYann Gautier 	case IWDG1_BASE:
60173680c23SYann Gautier 		return IWDG1_INST;
60273680c23SYann Gautier 	case IWDG2_BASE:
60373680c23SYann Gautier 		return IWDG2_INST;
60473680c23SYann Gautier 	default:
60573680c23SYann Gautier 		panic();
60673680c23SYann Gautier 	}
60773680c23SYann Gautier }
60873680c23SYann Gautier 
60973680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
61073680c23SYann Gautier {
61173680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
61273680c23SYann Gautier 	uint32_t otp_value;
61373680c23SYann Gautier 
614ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) {
61573680c23SYann Gautier 		panic();
61673680c23SYann Gautier 	}
61773680c23SYann Gautier 
61873680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
61973680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
62073680c23SYann Gautier 	}
62173680c23SYann Gautier 
62273680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
62373680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
62473680c23SYann Gautier 	}
62573680c23SYann Gautier 
62673680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
62773680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
62873680c23SYann Gautier 	}
62973680c23SYann Gautier 
63073680c23SYann Gautier 	return iwdg_cfg;
63173680c23SYann Gautier }
63273680c23SYann Gautier 
63373680c23SYann Gautier #if defined(IMAGE_BL2)
63473680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
63573680c23SYann Gautier {
636ae3ce8b2SLionel Debieve 	uint32_t otp_value;
63773680c23SYann Gautier 	uint32_t otp;
63873680c23SYann Gautier 	uint32_t result;
63973680c23SYann Gautier 
640ae3ce8b2SLionel Debieve 	if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) {
64173680c23SYann Gautier 		panic();
64273680c23SYann Gautier 	}
64373680c23SYann Gautier 
644ae3ce8b2SLionel Debieve 	if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) {
645ae3ce8b2SLionel Debieve 		panic();
64673680c23SYann Gautier 	}
64773680c23SYann Gautier 
648ae3ce8b2SLionel Debieve 	if ((flags & IWDG_DISABLE_ON_STOP) != 0) {
649ae3ce8b2SLionel Debieve 		otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
65073680c23SYann Gautier 	}
65173680c23SYann Gautier 
652ae3ce8b2SLionel Debieve 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) {
653ae3ce8b2SLionel Debieve 		otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
654ae3ce8b2SLionel Debieve 	}
655ae3ce8b2SLionel Debieve 
656ae3ce8b2SLionel Debieve 	result = bsec_write_otp(otp_value, otp);
65773680c23SYann Gautier 	if (result != BSEC_OK) {
65873680c23SYann Gautier 		return result;
65973680c23SYann Gautier 	}
66073680c23SYann Gautier 
66173680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
662ae3ce8b2SLionel Debieve 	if ((bsec_set_sr_lock(otp) != BSEC_OK) ||
663ae3ce8b2SLionel Debieve 	    (bsec_set_sw_lock(otp) != BSEC_OK)) {
66473680c23SYann Gautier 		return BSEC_LOCK_FAIL;
66573680c23SYann Gautier 	}
66673680c23SYann Gautier 
66773680c23SYann Gautier 	return BSEC_OK;
66873680c23SYann Gautier }
66973680c23SYann Gautier #endif
670e6cc3ccfSYann Gautier 
671d8da13e5SYann Gautier uintptr_t stm32_get_bkpr_boot_mode_addr(void)
6724dc77a35SYann Gautier {
673d8da13e5SYann Gautier 	return tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
674ab2b325cSIgor Opaniuk }
675ab2b325cSIgor Opaniuk 
676981b9dcbSYann Gautier #if PSA_FWU_SUPPORT
677ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void)
678ba02add9SSughosh Ganu {
679ba02add9SSughosh Ganu 	clk_enable(RTCAPB);
680e633f9c5SYann Gautier 	mmio_clrsetbits_32(tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID),
681e633f9c5SYann Gautier 			   TAMP_BOOT_FWU_INFO_IDX_MSK,
682e633f9c5SYann Gautier 			   (plat_fwu_get_boot_idx() << TAMP_BOOT_FWU_INFO_IDX_OFF) &
683e633f9c5SYann Gautier 			   TAMP_BOOT_FWU_INFO_IDX_MSK);
684ba02add9SSughosh Ganu 	clk_disable(RTCAPB);
685ba02add9SSughosh Ganu }
686f87de907SNicolas Toromanoff 
687f87de907SNicolas Toromanoff uint32_t stm32_get_and_dec_fwu_trial_boot_cnt(void)
688f87de907SNicolas Toromanoff {
689f87de907SNicolas Toromanoff 	uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID);
690f87de907SNicolas Toromanoff 	uint32_t try_cnt;
691f87de907SNicolas Toromanoff 
692f87de907SNicolas Toromanoff 	clk_enable(RTCAPB);
693f87de907SNicolas Toromanoff 	try_cnt = (mmio_read_32(bkpr_fwu_cnt) & TAMP_BOOT_FWU_INFO_CNT_MSK) >>
694f87de907SNicolas Toromanoff 		TAMP_BOOT_FWU_INFO_CNT_OFF;
695f87de907SNicolas Toromanoff 
696f87de907SNicolas Toromanoff 	assert(try_cnt <= FWU_MAX_TRIAL_REBOOT);
697f87de907SNicolas Toromanoff 
698f87de907SNicolas Toromanoff 	if (try_cnt != 0U) {
699f87de907SNicolas Toromanoff 		mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK,
700f87de907SNicolas Toromanoff 				   (try_cnt - 1U) << TAMP_BOOT_FWU_INFO_CNT_OFF);
701f87de907SNicolas Toromanoff 	}
702f87de907SNicolas Toromanoff 	clk_disable(RTCAPB);
703f87de907SNicolas Toromanoff 
704f87de907SNicolas Toromanoff 	return try_cnt;
705f87de907SNicolas Toromanoff }
706f87de907SNicolas Toromanoff 
707f87de907SNicolas Toromanoff void stm32_set_max_fwu_trial_boot_cnt(void)
708f87de907SNicolas Toromanoff {
709f87de907SNicolas Toromanoff 	uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID);
710f87de907SNicolas Toromanoff 
711f87de907SNicolas Toromanoff 	clk_enable(RTCAPB);
712f87de907SNicolas Toromanoff 	mmio_clrsetbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK,
713f87de907SNicolas Toromanoff 			   (FWU_MAX_TRIAL_REBOOT << TAMP_BOOT_FWU_INFO_CNT_OFF) &
714f87de907SNicolas Toromanoff 			   TAMP_BOOT_FWU_INFO_CNT_MSK);
715f87de907SNicolas Toromanoff 	clk_disable(RTCAPB);
716f87de907SNicolas Toromanoff }
717*6e99fee4SSughosh Ganu 
718*6e99fee4SSughosh Ganu void stm32_clear_fwu_trial_boot_cnt(void)
719*6e99fee4SSughosh Ganu {
720*6e99fee4SSughosh Ganu 	uintptr_t bkpr_fwu_cnt = tamp_bkpr(TAMP_BOOT_FWU_INFO_REG_ID);
721*6e99fee4SSughosh Ganu 
722*6e99fee4SSughosh Ganu 	clk_enable(RTCAPB);
723*6e99fee4SSughosh Ganu 	mmio_clrbits_32(bkpr_fwu_cnt, TAMP_BOOT_FWU_INFO_CNT_MSK);
724*6e99fee4SSughosh Ganu 	clk_disable(RTCAPB);
725*6e99fee4SSughosh Ganu }
726981b9dcbSYann Gautier #endif /* PSA_FWU_SUPPORT */
727