xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision 4dc77a35e3d290ebab919e0c984ab0ab999be9dc)
1c9d75b3cSYann Gautier /*
292661e01SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
9d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h>
10d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h>
1110e7a9e9SYann Gautier #include <libfdt.h>
12*4dc77a35SYann Gautier #include <lib/mmio.h>
13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
1410e7a9e9SYann Gautier 
15c9d75b3cSYann Gautier #include <platform_def.h>
16c9d75b3cSYann Gautier 
1710e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
1810e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
1910e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
20f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK		GENMASK(15, 12)
21f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT		12
2210e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2310e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
24f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK		GENMASK(7, 4)
25f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT		4
2610e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2710e7a9e9SYann Gautier 
2810e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
2910e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
30f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id)		(((_id) & BOARD_ID_VARCPN_MASK) >> \
31f964f5c3SPatrick Delaunay 					 BOARD_ID_VARCPN_SHIFT)
3210e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3310e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
34f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id)		(((_id) & BOARD_ID_VARFG_MASK) >> \
35f964f5c3SPatrick Delaunay 					 BOARD_ID_VARFG_SHIFT)
3610e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3710e7a9e9SYann Gautier 
38*4dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(20)
39*4dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK		U(0x0000FF00)
40*4dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT	8
41*4dc77a35SYann Gautier 
420754143aSEtienne Carriere #if defined(IMAGE_BL2)
430754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
443f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
45c9d75b3cSYann Gautier 					MT_MEMORY | \
46c9d75b3cSYann Gautier 					MT_RW | \
47c9d75b3cSYann Gautier 					MT_SECURE | \
48c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
490754143aSEtienne Carriere #elif defined(IMAGE_BL32)
500754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \
510754143aSEtienne Carriere 					STM32MP_SEC_SYSRAM_SIZE, \
520754143aSEtienne Carriere 					MT_MEMORY | \
530754143aSEtienne Carriere 					MT_RW | \
540754143aSEtienne Carriere 					MT_SECURE | \
550754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
560754143aSEtienne Carriere 
570754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */
580754143aSEtienne Carriere #define MAP_NS_SYSRAM	MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \
590754143aSEtienne Carriere 					STM32MP_NS_SYSRAM_SIZE, \
600754143aSEtienne Carriere 					MT_DEVICE | \
610754143aSEtienne Carriere 					MT_RW | \
620754143aSEtienne Carriere 					MT_NS | \
630754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
640754143aSEtienne Carriere #endif
65c9d75b3cSYann Gautier 
66c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
67c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
68c9d75b3cSYann Gautier 					MT_DEVICE | \
69c9d75b3cSYann Gautier 					MT_RW | \
70c9d75b3cSYann Gautier 					MT_SECURE | \
71c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
72c9d75b3cSYann Gautier 
73c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
74c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
75c9d75b3cSYann Gautier 					MT_DEVICE | \
76c9d75b3cSYann Gautier 					MT_RW | \
77c9d75b3cSYann Gautier 					MT_SECURE | \
78c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
79c9d75b3cSYann Gautier 
80c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
81c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
820754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
83c9d75b3cSYann Gautier 	MAP_DEVICE1,
84c9d75b3cSYann Gautier 	MAP_DEVICE2,
85c9d75b3cSYann Gautier 	{0}
86c9d75b3cSYann Gautier };
87c9d75b3cSYann Gautier #endif
88c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
89c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
900754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
910754143aSEtienne Carriere 	MAP_NS_SYSRAM,
92c9d75b3cSYann Gautier 	MAP_DEVICE1,
93c9d75b3cSYann Gautier 	MAP_DEVICE2,
94c9d75b3cSYann Gautier 	{0}
95c9d75b3cSYann Gautier };
96c9d75b3cSYann Gautier #endif
97c9d75b3cSYann Gautier 
98c9d75b3cSYann Gautier void configure_mmu(void)
99c9d75b3cSYann Gautier {
100c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
101c9d75b3cSYann Gautier 	init_xlat_tables();
102c9d75b3cSYann Gautier 
103c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
104c9d75b3cSYann Gautier }
1058f282daeSYann Gautier 
106c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
107c0ea3b1bSEtienne Carriere {
108c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
109c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
110c0ea3b1bSEtienne Carriere 	}
111c0ea3b1bSEtienne Carriere 
112c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
113c0ea3b1bSEtienne Carriere 
114c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
115c0ea3b1bSEtienne Carriere }
116c0ea3b1bSEtienne Carriere 
117c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
118c0ea3b1bSEtienne Carriere {
119c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
120c0ea3b1bSEtienne Carriere 		return 0;
121c0ea3b1bSEtienne Carriere 	}
122c0ea3b1bSEtienne Carriere 
123c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
124c0ea3b1bSEtienne Carriere 
125c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
126c0ea3b1bSEtienne Carriere }
127c0ea3b1bSEtienne Carriere 
128737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank)
129737ad29bSYann Gautier {
130737ad29bSYann Gautier 	if (bank == GPIO_BANK_Z) {
131737ad29bSYann Gautier 		return true;
132737ad29bSYann Gautier 	}
133737ad29bSYann Gautier 
134737ad29bSYann Gautier 	return false;
135737ad29bSYann Gautier }
136737ad29bSYann Gautier 
1378f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1388f282daeSYann Gautier {
1398f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1408f282daeSYann Gautier 		return GPIOZ;
1418f282daeSYann Gautier 	}
1428f282daeSYann Gautier 
1438f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
1448f282daeSYann Gautier 
1458f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1468f282daeSYann Gautier }
14773680c23SYann Gautier 
148ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
149ccc199edSEtienne Carriere {
150ccc199edSEtienne Carriere 	switch (bank) {
151ccc199edSEtienne Carriere 	case GPIO_BANK_A:
152ccc199edSEtienne Carriere 	case GPIO_BANK_B:
153ccc199edSEtienne Carriere 	case GPIO_BANK_C:
154ccc199edSEtienne Carriere 	case GPIO_BANK_D:
155ccc199edSEtienne Carriere 	case GPIO_BANK_E:
156ccc199edSEtienne Carriere 	case GPIO_BANK_F:
157ccc199edSEtienne Carriere 	case GPIO_BANK_G:
158ccc199edSEtienne Carriere 	case GPIO_BANK_H:
159ccc199edSEtienne Carriere 	case GPIO_BANK_I:
160ccc199edSEtienne Carriere 	case GPIO_BANK_J:
161ccc199edSEtienne Carriere 	case GPIO_BANK_K:
162ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller");
163ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
164ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller-z");
165ccc199edSEtienne Carriere 	default:
166ccc199edSEtienne Carriere 		panic();
167ccc199edSEtienne Carriere 	}
168ccc199edSEtienne Carriere }
169ccc199edSEtienne Carriere 
1709083fa11SPatrick Delaunay #if STM32MP_UART_PROGRAMMER
1719083fa11SPatrick Delaunay /*
1729083fa11SPatrick Delaunay  * UART Management
1739083fa11SPatrick Delaunay  */
1749083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = {
1759083fa11SPatrick Delaunay 	USART1_BASE,
1769083fa11SPatrick Delaunay 	USART2_BASE,
1779083fa11SPatrick Delaunay 	USART3_BASE,
1789083fa11SPatrick Delaunay 	UART4_BASE,
1799083fa11SPatrick Delaunay 	UART5_BASE,
1809083fa11SPatrick Delaunay 	USART6_BASE,
1819083fa11SPatrick Delaunay 	UART7_BASE,
1829083fa11SPatrick Delaunay 	UART8_BASE,
1839083fa11SPatrick Delaunay };
1849083fa11SPatrick Delaunay 
1859083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb)
1869083fa11SPatrick Delaunay {
1879083fa11SPatrick Delaunay 	if ((instance_nb == 0U) ||
1889083fa11SPatrick Delaunay 	    (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) {
1899083fa11SPatrick Delaunay 		return 0U;
1909083fa11SPatrick Delaunay 	}
1919083fa11SPatrick Delaunay 
1929083fa11SPatrick Delaunay 	return stm32mp1_uart_addresses[instance_nb - 1U];
1939083fa11SPatrick Delaunay }
1949083fa11SPatrick Delaunay #endif
1959083fa11SPatrick Delaunay 
196d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
197d7176f03SYann Gautier struct gpio_bank_pin_list {
198d7176f03SYann Gautier 	uint32_t bank;
199d7176f03SYann Gautier 	uint32_t pin;
200d7176f03SYann Gautier };
201d7176f03SYann Gautier 
202d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = {
203d7176f03SYann Gautier 	{	/* USART2_RX: GPIOA3 */
204d7176f03SYann Gautier 		.bank = 0U,
205d7176f03SYann Gautier 		.pin = 3U,
206d7176f03SYann Gautier 	},
207d7176f03SYann Gautier 	{	/* USART3_RX: GPIOB12 */
208d7176f03SYann Gautier 		.bank = 1U,
209d7176f03SYann Gautier 		.pin = 12U,
210d7176f03SYann Gautier 	},
211d7176f03SYann Gautier 	{	/* UART4_RX: GPIOB2 */
212d7176f03SYann Gautier 		.bank = 1U,
213d7176f03SYann Gautier 		.pin = 2U,
214d7176f03SYann Gautier 	},
215d7176f03SYann Gautier 	{	/* UART5_RX: GPIOB4 */
216d7176f03SYann Gautier 		.bank = 1U,
217d7176f03SYann Gautier 		.pin = 5U,
218d7176f03SYann Gautier 	},
219d7176f03SYann Gautier 	{	/* USART6_RX: GPIOC7 */
220d7176f03SYann Gautier 		.bank = 2U,
221d7176f03SYann Gautier 		.pin = 7U,
222d7176f03SYann Gautier 	},
223d7176f03SYann Gautier 	{	/* UART7_RX: GPIOF6 */
224d7176f03SYann Gautier 		.bank = 5U,
225d7176f03SYann Gautier 		.pin = 6U,
226d7176f03SYann Gautier 	},
227d7176f03SYann Gautier 	{	/* UART8_RX: GPIOE0 */
228d7176f03SYann Gautier 		.bank = 4U,
229d7176f03SYann Gautier 		.pin = 0U,
230d7176f03SYann Gautier 	},
231d7176f03SYann Gautier };
232d7176f03SYann Gautier 
233d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void)
234d7176f03SYann Gautier {
235d7176f03SYann Gautier 	size_t i;
236d7176f03SYann Gautier 
237d7176f03SYann Gautier 	for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) {
238d7176f03SYann Gautier 		set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin);
239d7176f03SYann Gautier 	}
240d7176f03SYann Gautier }
241d7176f03SYann Gautier #endif
242d7176f03SYann Gautier 
24392661e01SYann Gautier uint32_t stm32mp_get_chip_version(void)
244dec286ddSYann Gautier {
24592661e01SYann Gautier 	uint32_t version = 0U;
24692661e01SYann Gautier 
24792661e01SYann Gautier 	if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) {
24892661e01SYann Gautier 		INFO("Cannot get CPU version, debug disabled\n");
24992661e01SYann Gautier 		return 0U;
25092661e01SYann Gautier 	}
25192661e01SYann Gautier 
25292661e01SYann Gautier 	return version;
25392661e01SYann Gautier }
25492661e01SYann Gautier 
25592661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
25692661e01SYann Gautier {
257dec286ddSYann Gautier 	uint32_t dev_id;
258dec286ddSYann Gautier 
259dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
26092661e01SYann Gautier 		INFO("Use default chip ID, debug disabled\n");
26192661e01SYann Gautier 		dev_id = STM32MP1_CHIP_ID;
26292661e01SYann Gautier 	}
26392661e01SYann Gautier 
26492661e01SYann Gautier 	return dev_id;
26592661e01SYann Gautier }
26692661e01SYann Gautier 
26792661e01SYann Gautier static uint32_t get_part_number(void)
26892661e01SYann Gautier {
26992661e01SYann Gautier 	static uint32_t part_number;
27092661e01SYann Gautier 
27192661e01SYann Gautier 	if (part_number != 0U) {
27292661e01SYann Gautier 		return part_number;
273dec286ddSYann Gautier 	}
274dec286ddSYann Gautier 
275dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) {
27692661e01SYann Gautier 		panic();
277dec286ddSYann Gautier 	}
278dec286ddSYann Gautier 
279dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
280dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
281dec286ddSYann Gautier 
28292661e01SYann Gautier 	part_number |= stm32mp_get_chip_dev_id() << 16;
283dec286ddSYann Gautier 
28492661e01SYann Gautier 	return part_number;
285dec286ddSYann Gautier }
286dec286ddSYann Gautier 
28792661e01SYann Gautier static uint32_t get_cpu_package(void)
288dec286ddSYann Gautier {
289dec286ddSYann Gautier 	uint32_t package;
290dec286ddSYann Gautier 
291dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) {
29292661e01SYann Gautier 		panic();
293dec286ddSYann Gautier 	}
294dec286ddSYann Gautier 
29592661e01SYann Gautier 	package = (package & PACKAGE_OTP_PKG_MASK) >>
296dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
297dec286ddSYann Gautier 
29892661e01SYann Gautier 	return package;
299dec286ddSYann Gautier }
300dec286ddSYann Gautier 
30192661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
302dec286ddSYann Gautier {
30392661e01SYann Gautier 	char *cpu_s, *cpu_r, *pkg;
304dec286ddSYann Gautier 
305dec286ddSYann Gautier 	/* MPUs Part Numbers */
30692661e01SYann Gautier 	switch (get_part_number()) {
307dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
308dec286ddSYann Gautier 		cpu_s = "157C";
309dec286ddSYann Gautier 		break;
310dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
311dec286ddSYann Gautier 		cpu_s = "157A";
312dec286ddSYann Gautier 		break;
313dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
314dec286ddSYann Gautier 		cpu_s = "153C";
315dec286ddSYann Gautier 		break;
316dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
317dec286ddSYann Gautier 		cpu_s = "153A";
318dec286ddSYann Gautier 		break;
319dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
320dec286ddSYann Gautier 		cpu_s = "151C";
321dec286ddSYann Gautier 		break;
322dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
323dec286ddSYann Gautier 		cpu_s = "151A";
324dec286ddSYann Gautier 		break;
3258ccf4954SLionel Debieve 	case STM32MP157F_PART_NB:
3268ccf4954SLionel Debieve 		cpu_s = "157F";
3278ccf4954SLionel Debieve 		break;
3288ccf4954SLionel Debieve 	case STM32MP157D_PART_NB:
3298ccf4954SLionel Debieve 		cpu_s = "157D";
3308ccf4954SLionel Debieve 		break;
3318ccf4954SLionel Debieve 	case STM32MP153F_PART_NB:
3328ccf4954SLionel Debieve 		cpu_s = "153F";
3338ccf4954SLionel Debieve 		break;
3348ccf4954SLionel Debieve 	case STM32MP153D_PART_NB:
3358ccf4954SLionel Debieve 		cpu_s = "153D";
3368ccf4954SLionel Debieve 		break;
3378ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
3388ccf4954SLionel Debieve 		cpu_s = "151F";
3398ccf4954SLionel Debieve 		break;
3408ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
3418ccf4954SLionel Debieve 		cpu_s = "151D";
3428ccf4954SLionel Debieve 		break;
343dec286ddSYann Gautier 	default:
344dec286ddSYann Gautier 		cpu_s = "????";
345dec286ddSYann Gautier 		break;
346dec286ddSYann Gautier 	}
347dec286ddSYann Gautier 
348dec286ddSYann Gautier 	/* Package */
34992661e01SYann Gautier 	switch (get_cpu_package()) {
350dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
351dec286ddSYann Gautier 		pkg = "AA";
352dec286ddSYann Gautier 		break;
353dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
354dec286ddSYann Gautier 		pkg = "AB";
355dec286ddSYann Gautier 		break;
356dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
357dec286ddSYann Gautier 		pkg = "AC";
358dec286ddSYann Gautier 		break;
359dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
360dec286ddSYann Gautier 		pkg = "AD";
361dec286ddSYann Gautier 		break;
362dec286ddSYann Gautier 	default:
363dec286ddSYann Gautier 		pkg = "??";
364dec286ddSYann Gautier 		break;
365dec286ddSYann Gautier 	}
366dec286ddSYann Gautier 
367dec286ddSYann Gautier 	/* REVISION */
36892661e01SYann Gautier 	switch (stm32mp_get_chip_version()) {
369dec286ddSYann Gautier 	case STM32MP1_REV_B:
370dec286ddSYann Gautier 		cpu_r = "B";
371dec286ddSYann Gautier 		break;
372ffb3f277SLionel Debieve 	case STM32MP1_REV_Z:
373ffb3f277SLionel Debieve 		cpu_r = "Z";
374ffb3f277SLionel Debieve 		break;
375dec286ddSYann Gautier 	default:
376dec286ddSYann Gautier 		cpu_r = "?";
377dec286ddSYann Gautier 		break;
378dec286ddSYann Gautier 	}
379dec286ddSYann Gautier 
38092661e01SYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
38192661e01SYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
38292661e01SYann Gautier }
38392661e01SYann Gautier 
38492661e01SYann Gautier void stm32mp_print_cpuinfo(void)
38592661e01SYann Gautier {
38692661e01SYann Gautier 	char name[STM32_SOC_NAME_SIZE];
38792661e01SYann Gautier 
38892661e01SYann Gautier 	stm32mp_get_soc_name(name);
38992661e01SYann Gautier 	NOTICE("CPU: %s\n", name);
390dec286ddSYann Gautier }
391dec286ddSYann Gautier 
39210e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
39310e7a9e9SYann Gautier {
39410e7a9e9SYann Gautier 	uint32_t board_id;
39510e7a9e9SYann Gautier 	uint32_t board_otp;
39610e7a9e9SYann Gautier 	int bsec_node, bsec_board_id_node;
39710e7a9e9SYann Gautier 	void *fdt;
39810e7a9e9SYann Gautier 	const fdt32_t *cuint;
39910e7a9e9SYann Gautier 
40010e7a9e9SYann Gautier 	if (fdt_get_address(&fdt) == 0) {
40110e7a9e9SYann Gautier 		panic();
40210e7a9e9SYann Gautier 	}
40310e7a9e9SYann Gautier 
40410e7a9e9SYann Gautier 	bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT);
40510e7a9e9SYann Gautier 	if (bsec_node < 0) {
40610e7a9e9SYann Gautier 		return;
40710e7a9e9SYann Gautier 	}
40810e7a9e9SYann Gautier 
40910e7a9e9SYann Gautier 	bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id");
41010e7a9e9SYann Gautier 	if (bsec_board_id_node <= 0) {
41110e7a9e9SYann Gautier 		return;
41210e7a9e9SYann Gautier 	}
41310e7a9e9SYann Gautier 
41410e7a9e9SYann Gautier 	cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL);
41510e7a9e9SYann Gautier 	if (cuint == NULL) {
41610e7a9e9SYann Gautier 		panic();
41710e7a9e9SYann Gautier 	}
41810e7a9e9SYann Gautier 
41910e7a9e9SYann Gautier 	board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t);
42010e7a9e9SYann Gautier 
42110e7a9e9SYann Gautier 	if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) {
42210e7a9e9SYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
42310e7a9e9SYann Gautier 		return;
42410e7a9e9SYann Gautier 	}
42510e7a9e9SYann Gautier 
42610e7a9e9SYann Gautier 	if (board_id != 0U) {
42710e7a9e9SYann Gautier 		char rev[2];
42810e7a9e9SYann Gautier 
42910e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
43010e7a9e9SYann Gautier 		rev[1] = '\0';
431ab049ec0SYann Gautier 		NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n",
43210e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
433f964f5c3SPatrick Delaunay 		       BOARD_ID2VARCPN(board_id),
434f964f5c3SPatrick Delaunay 		       BOARD_ID2VARFG(board_id),
43510e7a9e9SYann Gautier 		       rev,
43610e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
43710e7a9e9SYann Gautier 	}
43810e7a9e9SYann Gautier }
43910e7a9e9SYann Gautier 
440b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
441b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
442b2182cdeSYann Gautier {
44392661e01SYann Gautier 	switch (get_part_number()) {
444b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
445b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
4468ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
4478ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
4488ccf4954SLionel Debieve 		return true;
449b2182cdeSYann Gautier 	default:
4508ccf4954SLionel Debieve 		return false;
451b2182cdeSYann Gautier 	}
452b2182cdeSYann Gautier }
453b2182cdeSYann Gautier 
454f700423cSLionel Debieve /* Return true when device is in closed state */
455f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
456f700423cSLionel Debieve {
457f700423cSLionel Debieve 	uint32_t value;
458f700423cSLionel Debieve 
459f700423cSLionel Debieve 	if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) ||
460f700423cSLionel Debieve 	    (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) {
461f700423cSLionel Debieve 		return true;
462f700423cSLionel Debieve 	}
463f700423cSLionel Debieve 
464f700423cSLionel Debieve 	return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED;
465f700423cSLionel Debieve }
466f700423cSLionel Debieve 
46773680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
46873680c23SYann Gautier {
46973680c23SYann Gautier 	switch (base) {
47073680c23SYann Gautier 	case IWDG1_BASE:
47173680c23SYann Gautier 		return IWDG1_INST;
47273680c23SYann Gautier 	case IWDG2_BASE:
47373680c23SYann Gautier 		return IWDG2_INST;
47473680c23SYann Gautier 	default:
47573680c23SYann Gautier 		panic();
47673680c23SYann Gautier 	}
47773680c23SYann Gautier }
47873680c23SYann Gautier 
47973680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
48073680c23SYann Gautier {
48173680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
48273680c23SYann Gautier 	uint32_t otp_value;
48373680c23SYann Gautier 
48473680c23SYann Gautier #if defined(IMAGE_BL2)
48573680c23SYann Gautier 	if (bsec_shadow_register(HW2_OTP) != BSEC_OK) {
48673680c23SYann Gautier 		panic();
48773680c23SYann Gautier 	}
48873680c23SYann Gautier #endif
48973680c23SYann Gautier 
49073680c23SYann Gautier 	if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) {
49173680c23SYann Gautier 		panic();
49273680c23SYann Gautier 	}
49373680c23SYann Gautier 
49473680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
49573680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
49673680c23SYann Gautier 	}
49773680c23SYann Gautier 
49873680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
49973680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
50073680c23SYann Gautier 	}
50173680c23SYann Gautier 
50273680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
50373680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
50473680c23SYann Gautier 	}
50573680c23SYann Gautier 
50673680c23SYann Gautier 	return iwdg_cfg;
50773680c23SYann Gautier }
50873680c23SYann Gautier 
50973680c23SYann Gautier #if defined(IMAGE_BL2)
51073680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
51173680c23SYann Gautier {
51273680c23SYann Gautier 	uint32_t otp;
51373680c23SYann Gautier 	uint32_t result;
51473680c23SYann Gautier 
51573680c23SYann Gautier 	if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) {
51673680c23SYann Gautier 		panic();
51773680c23SYann Gautier 	}
51873680c23SYann Gautier 
51973680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STOP) != 0U) {
52073680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
52173680c23SYann Gautier 	}
52273680c23SYann Gautier 
52373680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) {
52473680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
52573680c23SYann Gautier 	}
52673680c23SYann Gautier 
52773680c23SYann Gautier 	result = bsec_write_otp(otp, HW2_OTP);
52873680c23SYann Gautier 	if (result != BSEC_OK) {
52973680c23SYann Gautier 		return result;
53073680c23SYann Gautier 	}
53173680c23SYann Gautier 
53273680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
53373680c23SYann Gautier 	if (!bsec_write_sr_lock(HW2_OTP, 1U) ||
53473680c23SYann Gautier 	    !bsec_write_sw_lock(HW2_OTP, 1U)) {
53573680c23SYann Gautier 		return BSEC_LOCK_FAIL;
53673680c23SYann Gautier 	}
53773680c23SYann Gautier 
53873680c23SYann Gautier 	return BSEC_OK;
53973680c23SYann Gautier }
54073680c23SYann Gautier #endif
541e6cc3ccfSYann Gautier 
5424584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE
543e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
544e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
545e6cc3ccfSYann Gautier {
546e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
547e6cc3ccfSYann Gautier 	uint32_t ddr_size;
548e6cc3ccfSYann Gautier 
549e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
550e6cc3ccfSYann Gautier 		return ddr_ns_size;
551e6cc3ccfSYann Gautier 	}
552e6cc3ccfSYann Gautier 
553e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
554e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
555e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
556e6cc3ccfSYann Gautier 		panic();
557e6cc3ccfSYann Gautier 	}
558e6cc3ccfSYann Gautier 
559e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
560e6cc3ccfSYann Gautier 
561e6cc3ccfSYann Gautier 	return ddr_ns_size;
562e6cc3ccfSYann Gautier }
5634584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */
564*4dc77a35SYann Gautier 
565*4dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance)
566*4dc77a35SYann Gautier {
567*4dc77a35SYann Gautier 	uint32_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
568*4dc77a35SYann Gautier 
569*4dc77a35SYann Gautier 	stm32mp_clk_enable(RTCAPB);
570*4dc77a35SYann Gautier 
571*4dc77a35SYann Gautier 	mmio_clrsetbits_32(bkpr_itf_idx,
572*4dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_MASK,
573*4dc77a35SYann Gautier 			   ((interface << 4) | (instance & 0xFU)) <<
574*4dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_SHIFT);
575*4dc77a35SYann Gautier 
576*4dc77a35SYann Gautier 	stm32mp_clk_disable(RTCAPB);
577*4dc77a35SYann Gautier }
578