1c9d75b3cSYann Gautier /* 2db3e0eceSYann Gautier * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved. 3c9d75b3cSYann Gautier * 4c9d75b3cSYann Gautier * SPDX-License-Identifier: BSD-3-Clause 5c9d75b3cSYann Gautier */ 6c9d75b3cSYann Gautier 78f282daeSYann Gautier #include <assert.h> 88f282daeSYann Gautier 933667d29SYann Gautier #include <drivers/clk.h> 10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h> 11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h> 124dc77a35SYann Gautier #include <lib/mmio.h> 13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h> 14ff7675ebSYann Gautier #include <libfdt.h> 1510e7a9e9SYann Gautier 16ba02add9SSughosh Ganu #include <plat/common/platform.h> 17c9d75b3cSYann Gautier #include <platform_def.h> 18c9d75b3cSYann Gautier 1910e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */ 2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK GENMASK(31, 16) 2110e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT 16 22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK GENMASK(15, 12) 23f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT 12 2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK GENMASK(11, 8) 2510e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT 8 26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK GENMASK(7, 4) 27f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT 4 2810e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK GENMASK(3, 0) 2910e7a9e9SYann Gautier 3010e7a9e9SYann Gautier #define BOARD_ID2NB(_id) (((_id) & BOARD_ID_BOARD_NB_MASK) >> \ 3110e7a9e9SYann Gautier BOARD_ID_BOARD_NB_SHIFT) 32f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id) (((_id) & BOARD_ID_VARCPN_MASK) >> \ 33f964f5c3SPatrick Delaunay BOARD_ID_VARCPN_SHIFT) 3410e7a9e9SYann Gautier #define BOARD_ID2REV(_id) (((_id) & BOARD_ID_REVISION_MASK) >> \ 3510e7a9e9SYann Gautier BOARD_ID_REVISION_SHIFT) 36f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id) (((_id) & BOARD_ID_VARFG_MASK) >> \ 37f964f5c3SPatrick Delaunay BOARD_ID_VARFG_SHIFT) 3810e7a9e9SYann Gautier #define BOARD_ID2BOM(_id) ((_id) & BOARD_ID_BOM_MASK) 3910e7a9e9SYann Gautier 40*4b031ab4SYann Gautier #if STM32MP13 41*4b031ab4SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(30) 42*4b031ab4SYann Gautier #endif 43*4b031ab4SYann Gautier #if STM32MP15 444dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID U(20) 45*4b031ab4SYann Gautier #endif 464dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK U(0x0000FF00) 474dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT 8 484dc77a35SYann Gautier 49ba02add9SSughosh Ganu #define TAMP_BOOT_COUNTER_REG_ID U(21) 50ba02add9SSughosh Ganu 510754143aSEtienne Carriere #if defined(IMAGE_BL2) 520754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \ 533f9c9784SYann Gautier STM32MP_SYSRAM_SIZE, \ 54c9d75b3cSYann Gautier MT_MEMORY | \ 55c9d75b3cSYann Gautier MT_RW | \ 56c9d75b3cSYann Gautier MT_SECURE | \ 57c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 580754143aSEtienne Carriere #elif defined(IMAGE_BL32) 590754143aSEtienne Carriere #define MAP_SEC_SYSRAM MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \ 600754143aSEtienne Carriere STM32MP_SEC_SYSRAM_SIZE, \ 610754143aSEtienne Carriere MT_MEMORY | \ 620754143aSEtienne Carriere MT_RW | \ 630754143aSEtienne Carriere MT_SECURE | \ 640754143aSEtienne Carriere MT_EXECUTE_NEVER) 650754143aSEtienne Carriere 660754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */ 670754143aSEtienne Carriere #define MAP_NS_SYSRAM MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \ 680754143aSEtienne Carriere STM32MP_NS_SYSRAM_SIZE, \ 690754143aSEtienne Carriere MT_DEVICE | \ 700754143aSEtienne Carriere MT_RW | \ 710754143aSEtienne Carriere MT_NS | \ 720754143aSEtienne Carriere MT_EXECUTE_NEVER) 730754143aSEtienne Carriere #endif 74c9d75b3cSYann Gautier 75c9d75b3cSYann Gautier #define MAP_DEVICE1 MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \ 76c9d75b3cSYann Gautier STM32MP1_DEVICE1_SIZE, \ 77c9d75b3cSYann Gautier MT_DEVICE | \ 78c9d75b3cSYann Gautier MT_RW | \ 79c9d75b3cSYann Gautier MT_SECURE | \ 80c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 81c9d75b3cSYann Gautier 82c9d75b3cSYann Gautier #define MAP_DEVICE2 MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \ 83c9d75b3cSYann Gautier STM32MP1_DEVICE2_SIZE, \ 84c9d75b3cSYann Gautier MT_DEVICE | \ 85c9d75b3cSYann Gautier MT_RW | \ 86c9d75b3cSYann Gautier MT_SECURE | \ 87c9d75b3cSYann Gautier MT_EXECUTE_NEVER) 88c9d75b3cSYann Gautier 89c9d75b3cSYann Gautier #if defined(IMAGE_BL2) 90c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 910754143aSEtienne Carriere MAP_SEC_SYSRAM, 92c9d75b3cSYann Gautier MAP_DEVICE1, 93db3e0eceSYann Gautier #if STM32MP_RAW_NAND 94c9d75b3cSYann Gautier MAP_DEVICE2, 95db3e0eceSYann Gautier #endif 96c9d75b3cSYann Gautier {0} 97c9d75b3cSYann Gautier }; 98c9d75b3cSYann Gautier #endif 99c9d75b3cSYann Gautier #if defined(IMAGE_BL32) 100c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = { 1010754143aSEtienne Carriere MAP_SEC_SYSRAM, 1020754143aSEtienne Carriere MAP_NS_SYSRAM, 103c9d75b3cSYann Gautier MAP_DEVICE1, 104c9d75b3cSYann Gautier MAP_DEVICE2, 105c9d75b3cSYann Gautier {0} 106c9d75b3cSYann Gautier }; 107c9d75b3cSYann Gautier #endif 108c9d75b3cSYann Gautier 109c9d75b3cSYann Gautier void configure_mmu(void) 110c9d75b3cSYann Gautier { 111c9d75b3cSYann Gautier mmap_add(stm32mp1_mmap); 112c9d75b3cSYann Gautier init_xlat_tables(); 113c9d75b3cSYann Gautier 114c9d75b3cSYann Gautier enable_mmu_svc_mon(0); 115c9d75b3cSYann Gautier } 1168f282daeSYann Gautier 117c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank) 118c0ea3b1bSEtienne Carriere { 119111a384cSYann Gautier #if STM32MP13 120111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 121111a384cSYann Gautier #endif 122111a384cSYann Gautier #if STM32MP15 123c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 124c0ea3b1bSEtienne Carriere return GPIOZ_BASE; 125c0ea3b1bSEtienne Carriere } 126c0ea3b1bSEtienne Carriere 127c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 128111a384cSYann Gautier #endif 129c0ea3b1bSEtienne Carriere 130c0ea3b1bSEtienne Carriere return GPIOA_BASE + (bank * GPIO_BANK_OFFSET); 131c0ea3b1bSEtienne Carriere } 132c0ea3b1bSEtienne Carriere 133c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank) 134c0ea3b1bSEtienne Carriere { 135111a384cSYann Gautier #if STM32MP13 136111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 137111a384cSYann Gautier #endif 138111a384cSYann Gautier #if STM32MP15 139c0ea3b1bSEtienne Carriere if (bank == GPIO_BANK_Z) { 140c0ea3b1bSEtienne Carriere return 0; 141c0ea3b1bSEtienne Carriere } 142c0ea3b1bSEtienne Carriere 143c0ea3b1bSEtienne Carriere assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 144111a384cSYann Gautier #endif 145c0ea3b1bSEtienne Carriere 146c0ea3b1bSEtienne Carriere return bank * GPIO_BANK_OFFSET; 147c0ea3b1bSEtienne Carriere } 148c0ea3b1bSEtienne Carriere 149737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank) 150737ad29bSYann Gautier { 151111a384cSYann Gautier #if STM32MP13 152111a384cSYann Gautier return true; 153111a384cSYann Gautier #endif 154111a384cSYann Gautier #if STM32MP15 155737ad29bSYann Gautier if (bank == GPIO_BANK_Z) { 156737ad29bSYann Gautier return true; 157737ad29bSYann Gautier } 158737ad29bSYann Gautier 159737ad29bSYann Gautier return false; 160111a384cSYann Gautier #endif 161737ad29bSYann Gautier } 162737ad29bSYann Gautier 1638f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank) 1648f282daeSYann Gautier { 165111a384cSYann Gautier #if STM32MP13 166111a384cSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_I); 167111a384cSYann Gautier #endif 168111a384cSYann Gautier #if STM32MP15 1698f282daeSYann Gautier if (bank == GPIO_BANK_Z) { 1708f282daeSYann Gautier return GPIOZ; 1718f282daeSYann Gautier } 1728f282daeSYann Gautier 1738f282daeSYann Gautier assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K); 174111a384cSYann Gautier #endif 1758f282daeSYann Gautier 1768f282daeSYann Gautier return GPIOA + (bank - GPIO_BANK_A); 1778f282daeSYann Gautier } 17873680c23SYann Gautier 179ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank) 180ccc199edSEtienne Carriere { 181ccc199edSEtienne Carriere switch (bank) { 182ccc199edSEtienne Carriere case GPIO_BANK_A: 183ccc199edSEtienne Carriere case GPIO_BANK_B: 184ccc199edSEtienne Carriere case GPIO_BANK_C: 185ccc199edSEtienne Carriere case GPIO_BANK_D: 186ccc199edSEtienne Carriere case GPIO_BANK_E: 187ccc199edSEtienne Carriere case GPIO_BANK_F: 188ccc199edSEtienne Carriere case GPIO_BANK_G: 189ccc199edSEtienne Carriere case GPIO_BANK_H: 190ccc199edSEtienne Carriere case GPIO_BANK_I: 191111a384cSYann Gautier #if STM32MP15 192ccc199edSEtienne Carriere case GPIO_BANK_J: 193ccc199edSEtienne Carriere case GPIO_BANK_K: 194111a384cSYann Gautier #endif 195ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller"); 196111a384cSYann Gautier #if STM32MP15 197ccc199edSEtienne Carriere case GPIO_BANK_Z: 198ccc199edSEtienne Carriere return fdt_path_offset(fdt, "/soc/pin-controller-z"); 199111a384cSYann Gautier #endif 200ccc199edSEtienne Carriere default: 201ccc199edSEtienne Carriere panic(); 202ccc199edSEtienne Carriere } 203ccc199edSEtienne Carriere } 204ccc199edSEtienne Carriere 205acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2) 2069083fa11SPatrick Delaunay /* 2079083fa11SPatrick Delaunay * UART Management 2089083fa11SPatrick Delaunay */ 2099083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = { 2109083fa11SPatrick Delaunay USART1_BASE, 2119083fa11SPatrick Delaunay USART2_BASE, 2129083fa11SPatrick Delaunay USART3_BASE, 2139083fa11SPatrick Delaunay UART4_BASE, 2149083fa11SPatrick Delaunay UART5_BASE, 2159083fa11SPatrick Delaunay USART6_BASE, 2169083fa11SPatrick Delaunay UART7_BASE, 2179083fa11SPatrick Delaunay UART8_BASE, 2189083fa11SPatrick Delaunay }; 2199083fa11SPatrick Delaunay 2209083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb) 2219083fa11SPatrick Delaunay { 2229083fa11SPatrick Delaunay if ((instance_nb == 0U) || 2239083fa11SPatrick Delaunay (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) { 2249083fa11SPatrick Delaunay return 0U; 2259083fa11SPatrick Delaunay } 2269083fa11SPatrick Delaunay 2279083fa11SPatrick Delaunay return stm32mp1_uart_addresses[instance_nb - 1U]; 2289083fa11SPatrick Delaunay } 2299083fa11SPatrick Delaunay #endif 2309083fa11SPatrick Delaunay 231d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER 232d7176f03SYann Gautier struct gpio_bank_pin_list { 233d7176f03SYann Gautier uint32_t bank; 234d7176f03SYann Gautier uint32_t pin; 235d7176f03SYann Gautier }; 236d7176f03SYann Gautier 237d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = { 238d7176f03SYann Gautier { /* USART2_RX: GPIOA3 */ 239d7176f03SYann Gautier .bank = 0U, 240d7176f03SYann Gautier .pin = 3U, 241d7176f03SYann Gautier }, 242d7176f03SYann Gautier { /* USART3_RX: GPIOB12 */ 243d7176f03SYann Gautier .bank = 1U, 244d7176f03SYann Gautier .pin = 12U, 245d7176f03SYann Gautier }, 246d7176f03SYann Gautier { /* UART4_RX: GPIOB2 */ 247d7176f03SYann Gautier .bank = 1U, 248d7176f03SYann Gautier .pin = 2U, 249d7176f03SYann Gautier }, 250d7176f03SYann Gautier { /* UART5_RX: GPIOB4 */ 251d7176f03SYann Gautier .bank = 1U, 252d7176f03SYann Gautier .pin = 5U, 253d7176f03SYann Gautier }, 254d7176f03SYann Gautier { /* USART6_RX: GPIOC7 */ 255d7176f03SYann Gautier .bank = 2U, 256d7176f03SYann Gautier .pin = 7U, 257d7176f03SYann Gautier }, 258d7176f03SYann Gautier { /* UART7_RX: GPIOF6 */ 259d7176f03SYann Gautier .bank = 5U, 260d7176f03SYann Gautier .pin = 6U, 261d7176f03SYann Gautier }, 262d7176f03SYann Gautier { /* UART8_RX: GPIOE0 */ 263d7176f03SYann Gautier .bank = 4U, 264d7176f03SYann Gautier .pin = 0U, 265d7176f03SYann Gautier }, 266d7176f03SYann Gautier }; 267d7176f03SYann Gautier 268d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void) 269d7176f03SYann Gautier { 270d7176f03SYann Gautier size_t i; 271d7176f03SYann Gautier 272d7176f03SYann Gautier for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) { 273d7176f03SYann Gautier set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin); 274d7176f03SYann Gautier } 275d7176f03SYann Gautier } 276d7176f03SYann Gautier #endif 277d7176f03SYann Gautier 27892661e01SYann Gautier uint32_t stm32mp_get_chip_version(void) 279dec286ddSYann Gautier { 28092661e01SYann Gautier uint32_t version = 0U; 28192661e01SYann Gautier 28292661e01SYann Gautier if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) { 28392661e01SYann Gautier INFO("Cannot get CPU version, debug disabled\n"); 28492661e01SYann Gautier return 0U; 28592661e01SYann Gautier } 28692661e01SYann Gautier 28792661e01SYann Gautier return version; 28892661e01SYann Gautier } 28992661e01SYann Gautier 29092661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void) 29192661e01SYann Gautier { 292dec286ddSYann Gautier uint32_t dev_id; 293dec286ddSYann Gautier 294dec286ddSYann Gautier if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) { 29592661e01SYann Gautier INFO("Use default chip ID, debug disabled\n"); 29692661e01SYann Gautier dev_id = STM32MP1_CHIP_ID; 29792661e01SYann Gautier } 29892661e01SYann Gautier 29992661e01SYann Gautier return dev_id; 30092661e01SYann Gautier } 30192661e01SYann Gautier 30292661e01SYann Gautier static uint32_t get_part_number(void) 30392661e01SYann Gautier { 30492661e01SYann Gautier static uint32_t part_number; 30592661e01SYann Gautier 30692661e01SYann Gautier if (part_number != 0U) { 30792661e01SYann Gautier return part_number; 308dec286ddSYann Gautier } 309dec286ddSYann Gautier 310ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PART_NUMBER_OTP, &part_number) != 0) { 31192661e01SYann Gautier panic(); 312dec286ddSYann Gautier } 313dec286ddSYann Gautier 314dec286ddSYann Gautier part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >> 315dec286ddSYann Gautier PART_NUMBER_OTP_PART_SHIFT; 316dec286ddSYann Gautier 31792661e01SYann Gautier part_number |= stm32mp_get_chip_dev_id() << 16; 318dec286ddSYann Gautier 31992661e01SYann Gautier return part_number; 320dec286ddSYann Gautier } 321dec286ddSYann Gautier 32292661e01SYann Gautier static uint32_t get_cpu_package(void) 323dec286ddSYann Gautier { 324dec286ddSYann Gautier uint32_t package; 325dec286ddSYann Gautier 326ae3ce8b2SLionel Debieve if (stm32_get_otp_value(PACKAGE_OTP, &package) != 0) { 32792661e01SYann Gautier panic(); 328dec286ddSYann Gautier } 329dec286ddSYann Gautier 33092661e01SYann Gautier package = (package & PACKAGE_OTP_PKG_MASK) >> 331dec286ddSYann Gautier PACKAGE_OTP_PKG_SHIFT; 332dec286ddSYann Gautier 33392661e01SYann Gautier return package; 334dec286ddSYann Gautier } 335dec286ddSYann Gautier 33692661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]) 337dec286ddSYann Gautier { 33892661e01SYann Gautier char *cpu_s, *cpu_r, *pkg; 339dec286ddSYann Gautier 340dec286ddSYann Gautier /* MPUs Part Numbers */ 34192661e01SYann Gautier switch (get_part_number()) { 342dec286ddSYann Gautier case STM32MP157C_PART_NB: 343dec286ddSYann Gautier cpu_s = "157C"; 344dec286ddSYann Gautier break; 345dec286ddSYann Gautier case STM32MP157A_PART_NB: 346dec286ddSYann Gautier cpu_s = "157A"; 347dec286ddSYann Gautier break; 348dec286ddSYann Gautier case STM32MP153C_PART_NB: 349dec286ddSYann Gautier cpu_s = "153C"; 350dec286ddSYann Gautier break; 351dec286ddSYann Gautier case STM32MP153A_PART_NB: 352dec286ddSYann Gautier cpu_s = "153A"; 353dec286ddSYann Gautier break; 354dec286ddSYann Gautier case STM32MP151C_PART_NB: 355dec286ddSYann Gautier cpu_s = "151C"; 356dec286ddSYann Gautier break; 357dec286ddSYann Gautier case STM32MP151A_PART_NB: 358dec286ddSYann Gautier cpu_s = "151A"; 359dec286ddSYann Gautier break; 3608ccf4954SLionel Debieve case STM32MP157F_PART_NB: 3618ccf4954SLionel Debieve cpu_s = "157F"; 3628ccf4954SLionel Debieve break; 3638ccf4954SLionel Debieve case STM32MP157D_PART_NB: 3648ccf4954SLionel Debieve cpu_s = "157D"; 3658ccf4954SLionel Debieve break; 3668ccf4954SLionel Debieve case STM32MP153F_PART_NB: 3678ccf4954SLionel Debieve cpu_s = "153F"; 3688ccf4954SLionel Debieve break; 3698ccf4954SLionel Debieve case STM32MP153D_PART_NB: 3708ccf4954SLionel Debieve cpu_s = "153D"; 3718ccf4954SLionel Debieve break; 3728ccf4954SLionel Debieve case STM32MP151F_PART_NB: 3738ccf4954SLionel Debieve cpu_s = "151F"; 3748ccf4954SLionel Debieve break; 3758ccf4954SLionel Debieve case STM32MP151D_PART_NB: 3768ccf4954SLionel Debieve cpu_s = "151D"; 3778ccf4954SLionel Debieve break; 378dec286ddSYann Gautier default: 379dec286ddSYann Gautier cpu_s = "????"; 380dec286ddSYann Gautier break; 381dec286ddSYann Gautier } 382dec286ddSYann Gautier 383dec286ddSYann Gautier /* Package */ 38492661e01SYann Gautier switch (get_cpu_package()) { 385dec286ddSYann Gautier case PKG_AA_LFBGA448: 386dec286ddSYann Gautier pkg = "AA"; 387dec286ddSYann Gautier break; 388dec286ddSYann Gautier case PKG_AB_LFBGA354: 389dec286ddSYann Gautier pkg = "AB"; 390dec286ddSYann Gautier break; 391dec286ddSYann Gautier case PKG_AC_TFBGA361: 392dec286ddSYann Gautier pkg = "AC"; 393dec286ddSYann Gautier break; 394dec286ddSYann Gautier case PKG_AD_TFBGA257: 395dec286ddSYann Gautier pkg = "AD"; 396dec286ddSYann Gautier break; 397dec286ddSYann Gautier default: 398dec286ddSYann Gautier pkg = "??"; 399dec286ddSYann Gautier break; 400dec286ddSYann Gautier } 401dec286ddSYann Gautier 402dec286ddSYann Gautier /* REVISION */ 40392661e01SYann Gautier switch (stm32mp_get_chip_version()) { 404dec286ddSYann Gautier case STM32MP1_REV_B: 405dec286ddSYann Gautier cpu_r = "B"; 406dec286ddSYann Gautier break; 407ffb3f277SLionel Debieve case STM32MP1_REV_Z: 408ffb3f277SLionel Debieve cpu_r = "Z"; 409ffb3f277SLionel Debieve break; 410dec286ddSYann Gautier default: 411dec286ddSYann Gautier cpu_r = "?"; 412dec286ddSYann Gautier break; 413dec286ddSYann Gautier } 414dec286ddSYann Gautier 41592661e01SYann Gautier snprintf(name, STM32_SOC_NAME_SIZE, 41692661e01SYann Gautier "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r); 41792661e01SYann Gautier } 41892661e01SYann Gautier 41992661e01SYann Gautier void stm32mp_print_cpuinfo(void) 42092661e01SYann Gautier { 42192661e01SYann Gautier char name[STM32_SOC_NAME_SIZE]; 42292661e01SYann Gautier 42392661e01SYann Gautier stm32mp_get_soc_name(name); 42492661e01SYann Gautier NOTICE("CPU: %s\n", name); 425dec286ddSYann Gautier } 426dec286ddSYann Gautier 42710e7a9e9SYann Gautier void stm32mp_print_boardinfo(void) 42810e7a9e9SYann Gautier { 429ae3ce8b2SLionel Debieve uint32_t board_id = 0; 43010e7a9e9SYann Gautier 431ae3ce8b2SLionel Debieve if (stm32_get_otp_value(BOARD_ID_OTP, &board_id) != 0) { 43210e7a9e9SYann Gautier return; 43310e7a9e9SYann Gautier } 43410e7a9e9SYann Gautier 43510e7a9e9SYann Gautier if (board_id != 0U) { 43610e7a9e9SYann Gautier char rev[2]; 43710e7a9e9SYann Gautier 43810e7a9e9SYann Gautier rev[0] = BOARD_ID2REV(board_id) - 1 + 'A'; 43910e7a9e9SYann Gautier rev[1] = '\0'; 440ab049ec0SYann Gautier NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n", 44110e7a9e9SYann Gautier BOARD_ID2NB(board_id), 442f964f5c3SPatrick Delaunay BOARD_ID2VARCPN(board_id), 443f964f5c3SPatrick Delaunay BOARD_ID2VARFG(board_id), 44410e7a9e9SYann Gautier rev, 44510e7a9e9SYann Gautier BOARD_ID2BOM(board_id)); 44610e7a9e9SYann Gautier } 44710e7a9e9SYann Gautier } 44810e7a9e9SYann Gautier 449b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */ 450b2182cdeSYann Gautier bool stm32mp_is_single_core(void) 451b2182cdeSYann Gautier { 4527b48a9f3SYann Gautier #if STM32MP13 4537b48a9f3SYann Gautier return true; 4547b48a9f3SYann Gautier #endif 4557b48a9f3SYann Gautier #if STM32MP15 456f7130e81SYann Gautier bool single_core = false; 457f7130e81SYann Gautier 45892661e01SYann Gautier switch (get_part_number()) { 459b2182cdeSYann Gautier case STM32MP151A_PART_NB: 460b2182cdeSYann Gautier case STM32MP151C_PART_NB: 4618ccf4954SLionel Debieve case STM32MP151D_PART_NB: 4628ccf4954SLionel Debieve case STM32MP151F_PART_NB: 463f7130e81SYann Gautier single_core = true; 464f7130e81SYann Gautier break; 465b2182cdeSYann Gautier default: 466f7130e81SYann Gautier break; 467b2182cdeSYann Gautier } 468f7130e81SYann Gautier 469f7130e81SYann Gautier return single_core; 4707b48a9f3SYann Gautier #endif 471b2182cdeSYann Gautier } 472b2182cdeSYann Gautier 473f700423cSLionel Debieve /* Return true when device is in closed state */ 474f700423cSLionel Debieve bool stm32mp_is_closed_device(void) 475f700423cSLionel Debieve { 476f700423cSLionel Debieve uint32_t value; 477f700423cSLionel Debieve 478ae3ce8b2SLionel Debieve if (stm32_get_otp_value(CFG0_OTP, &value) != 0) { 479f700423cSLionel Debieve return true; 480f700423cSLionel Debieve } 481f700423cSLionel Debieve 482ae3ce8b2SLionel Debieve return (value & CFG0_CLOSED_DEVICE) == CFG0_CLOSED_DEVICE; 483f700423cSLionel Debieve } 484f700423cSLionel Debieve 48549abdfd8SLionel Debieve /* Return true when device supports secure boot */ 48649abdfd8SLionel Debieve bool stm32mp_is_auth_supported(void) 48749abdfd8SLionel Debieve { 48849abdfd8SLionel Debieve bool supported = false; 48949abdfd8SLionel Debieve 49049abdfd8SLionel Debieve switch (get_part_number()) { 49149abdfd8SLionel Debieve case STM32MP151C_PART_NB: 49249abdfd8SLionel Debieve case STM32MP151F_PART_NB: 49349abdfd8SLionel Debieve case STM32MP153C_PART_NB: 49449abdfd8SLionel Debieve case STM32MP153F_PART_NB: 49549abdfd8SLionel Debieve case STM32MP157C_PART_NB: 49649abdfd8SLionel Debieve case STM32MP157F_PART_NB: 49749abdfd8SLionel Debieve supported = true; 49849abdfd8SLionel Debieve break; 49949abdfd8SLionel Debieve default: 50049abdfd8SLionel Debieve break; 50149abdfd8SLionel Debieve } 50249abdfd8SLionel Debieve 50349abdfd8SLionel Debieve return supported; 50449abdfd8SLionel Debieve } 50549abdfd8SLionel Debieve 50673680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base) 50773680c23SYann Gautier { 50873680c23SYann Gautier switch (base) { 50973680c23SYann Gautier case IWDG1_BASE: 51073680c23SYann Gautier return IWDG1_INST; 51173680c23SYann Gautier case IWDG2_BASE: 51273680c23SYann Gautier return IWDG2_INST; 51373680c23SYann Gautier default: 51473680c23SYann Gautier panic(); 51573680c23SYann Gautier } 51673680c23SYann Gautier } 51773680c23SYann Gautier 51873680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst) 51973680c23SYann Gautier { 52073680c23SYann Gautier uint32_t iwdg_cfg = 0U; 52173680c23SYann Gautier uint32_t otp_value; 52273680c23SYann Gautier 523ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 52473680c23SYann Gautier panic(); 52573680c23SYann Gautier } 52673680c23SYann Gautier 52773680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) { 52873680c23SYann Gautier iwdg_cfg |= IWDG_HW_ENABLED; 52973680c23SYann Gautier } 53073680c23SYann Gautier 53173680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) { 53273680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STOP; 53373680c23SYann Gautier } 53473680c23SYann Gautier 53573680c23SYann Gautier if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) { 53673680c23SYann Gautier iwdg_cfg |= IWDG_DISABLE_ON_STANDBY; 53773680c23SYann Gautier } 53873680c23SYann Gautier 53973680c23SYann Gautier return iwdg_cfg; 54073680c23SYann Gautier } 54173680c23SYann Gautier 54273680c23SYann Gautier #if defined(IMAGE_BL2) 54373680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags) 54473680c23SYann Gautier { 545ae3ce8b2SLionel Debieve uint32_t otp_value; 54673680c23SYann Gautier uint32_t otp; 54773680c23SYann Gautier uint32_t result; 54873680c23SYann Gautier 549ae3ce8b2SLionel Debieve if (stm32_get_otp_index(HW2_OTP, &otp, NULL) != 0) { 55073680c23SYann Gautier panic(); 55173680c23SYann Gautier } 55273680c23SYann Gautier 553ae3ce8b2SLionel Debieve if (stm32_get_otp_value(HW2_OTP, &otp_value) != 0) { 554ae3ce8b2SLionel Debieve panic(); 55573680c23SYann Gautier } 55673680c23SYann Gautier 557ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STOP) != 0) { 558ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS); 55973680c23SYann Gautier } 56073680c23SYann Gautier 561ae3ce8b2SLionel Debieve if ((flags & IWDG_DISABLE_ON_STANDBY) != 0) { 562ae3ce8b2SLionel Debieve otp_value |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS); 563ae3ce8b2SLionel Debieve } 564ae3ce8b2SLionel Debieve 565ae3ce8b2SLionel Debieve result = bsec_write_otp(otp_value, otp); 56673680c23SYann Gautier if (result != BSEC_OK) { 56773680c23SYann Gautier return result; 56873680c23SYann Gautier } 56973680c23SYann Gautier 57073680c23SYann Gautier /* Sticky lock OTP_IWDG (read and write) */ 571ae3ce8b2SLionel Debieve if ((bsec_set_sr_lock(otp) != BSEC_OK) || 572ae3ce8b2SLionel Debieve (bsec_set_sw_lock(otp) != BSEC_OK)) { 57373680c23SYann Gautier return BSEC_LOCK_FAIL; 57473680c23SYann Gautier } 57573680c23SYann Gautier 57673680c23SYann Gautier return BSEC_OK; 57773680c23SYann Gautier } 57873680c23SYann Gautier #endif 579e6cc3ccfSYann Gautier 5804584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE 581e6cc3ccfSYann Gautier /* Get the non-secure DDR size */ 582e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void) 583e6cc3ccfSYann Gautier { 584e6cc3ccfSYann Gautier static uint32_t ddr_ns_size; 585e6cc3ccfSYann Gautier uint32_t ddr_size; 586e6cc3ccfSYann Gautier 587e6cc3ccfSYann Gautier if (ddr_ns_size != 0U) { 588e6cc3ccfSYann Gautier return ddr_ns_size; 589e6cc3ccfSYann Gautier } 590e6cc3ccfSYann Gautier 591e6cc3ccfSYann Gautier ddr_size = dt_get_ddr_size(); 592e6cc3ccfSYann Gautier if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) || 593e6cc3ccfSYann Gautier (ddr_size > STM32MP_DDR_MAX_SIZE)) { 594e6cc3ccfSYann Gautier panic(); 595e6cc3ccfSYann Gautier } 596e6cc3ccfSYann Gautier 597e6cc3ccfSYann Gautier ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE); 598e6cc3ccfSYann Gautier 599e6cc3ccfSYann Gautier return ddr_ns_size; 600e6cc3ccfSYann Gautier } 6014584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */ 6024dc77a35SYann Gautier 6034dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance) 6044dc77a35SYann Gautier { 605c870188dSNicolas Toromanoff uintptr_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 6064dc77a35SYann Gautier 60733667d29SYann Gautier clk_enable(RTCAPB); 6084dc77a35SYann Gautier 6094dc77a35SYann Gautier mmio_clrsetbits_32(bkpr_itf_idx, 6104dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_MASK, 6114dc77a35SYann Gautier ((interface << 4) | (instance & 0xFU)) << 6124dc77a35SYann Gautier TAMP_BOOT_MODE_ITF_SHIFT); 6134dc77a35SYann Gautier 61433667d29SYann Gautier clk_disable(RTCAPB); 6154dc77a35SYann Gautier } 616a6bfa75cSYann Gautier 617a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance) 618a6bfa75cSYann Gautier { 619a6bfa75cSYann Gautier static uint32_t itf; 620a6bfa75cSYann Gautier 621a6bfa75cSYann Gautier if (itf == 0U) { 622c870188dSNicolas Toromanoff uintptr_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID); 623a6bfa75cSYann Gautier 62433667d29SYann Gautier clk_enable(RTCAPB); 625a6bfa75cSYann Gautier 626a6bfa75cSYann Gautier itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >> 627a6bfa75cSYann Gautier TAMP_BOOT_MODE_ITF_SHIFT; 628a6bfa75cSYann Gautier 62933667d29SYann Gautier clk_disable(RTCAPB); 630a6bfa75cSYann Gautier } 631a6bfa75cSYann Gautier 632a6bfa75cSYann Gautier *interface = itf >> 4; 633a6bfa75cSYann Gautier *instance = itf & 0xFU; 634a6bfa75cSYann Gautier } 635ba02add9SSughosh Ganu 636ba02add9SSughosh Ganu #if !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT 637ba02add9SSughosh Ganu void stm32mp1_fwu_set_boot_idx(void) 638ba02add9SSughosh Ganu { 639ba02add9SSughosh Ganu clk_enable(RTCAPB); 640ba02add9SSughosh Ganu mmio_write_32(tamp_bkpr(TAMP_BOOT_COUNTER_REG_ID), 641ba02add9SSughosh Ganu plat_fwu_get_boot_idx()); 642ba02add9SSughosh Ganu clk_disable(RTCAPB); 643ba02add9SSughosh Ganu } 644ba02add9SSughosh Ganu #endif /* !STM32MP_USE_STM32IMAGE && PSA_FWU_SUPPORT */ 645