xref: /rk3399_ARM-atf/plat/st/stm32mp1/stm32mp1_private.c (revision 33667d299bd5398ca549f542345e0f321b483d17)
1c9d75b3cSYann Gautier /*
292661e01SYann Gautier  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3c9d75b3cSYann Gautier  *
4c9d75b3cSYann Gautier  * SPDX-License-Identifier: BSD-3-Clause
5c9d75b3cSYann Gautier  */
6c9d75b3cSYann Gautier 
78f282daeSYann Gautier #include <assert.h>
88f282daeSYann Gautier 
9*33667d29SYann Gautier #include <drivers/clk.h>
10d7176f03SYann Gautier #include <drivers/st/stm32_gpio.h>
11d7176f03SYann Gautier #include <drivers/st/stm32_iwdg.h>
124dc77a35SYann Gautier #include <lib/mmio.h>
13d7176f03SYann Gautier #include <lib/xlat_tables/xlat_tables_v2.h>
14ff7675ebSYann Gautier #include <libfdt.h>
1510e7a9e9SYann Gautier 
16c9d75b3cSYann Gautier #include <platform_def.h>
17c9d75b3cSYann Gautier 
1810e7a9e9SYann Gautier /* Internal layout of the 32bit OTP word board_id */
1910e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_MASK		GENMASK(31, 16)
2010e7a9e9SYann Gautier #define BOARD_ID_BOARD_NB_SHIFT		16
21f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_MASK		GENMASK(15, 12)
22f964f5c3SPatrick Delaunay #define BOARD_ID_VARCPN_SHIFT		12
2310e7a9e9SYann Gautier #define BOARD_ID_REVISION_MASK		GENMASK(11, 8)
2410e7a9e9SYann Gautier #define BOARD_ID_REVISION_SHIFT		8
25f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_MASK		GENMASK(7, 4)
26f964f5c3SPatrick Delaunay #define BOARD_ID_VARFG_SHIFT		4
2710e7a9e9SYann Gautier #define BOARD_ID_BOM_MASK		GENMASK(3, 0)
2810e7a9e9SYann Gautier 
2910e7a9e9SYann Gautier #define BOARD_ID2NB(_id)		(((_id) & BOARD_ID_BOARD_NB_MASK) >> \
3010e7a9e9SYann Gautier 					 BOARD_ID_BOARD_NB_SHIFT)
31f964f5c3SPatrick Delaunay #define BOARD_ID2VARCPN(_id)		(((_id) & BOARD_ID_VARCPN_MASK) >> \
32f964f5c3SPatrick Delaunay 					 BOARD_ID_VARCPN_SHIFT)
3310e7a9e9SYann Gautier #define BOARD_ID2REV(_id)		(((_id) & BOARD_ID_REVISION_MASK) >> \
3410e7a9e9SYann Gautier 					 BOARD_ID_REVISION_SHIFT)
35f964f5c3SPatrick Delaunay #define BOARD_ID2VARFG(_id)		(((_id) & BOARD_ID_VARFG_MASK) >> \
36f964f5c3SPatrick Delaunay 					 BOARD_ID_VARFG_SHIFT)
3710e7a9e9SYann Gautier #define BOARD_ID2BOM(_id)		((_id) & BOARD_ID_BOM_MASK)
3810e7a9e9SYann Gautier 
394dc77a35SYann Gautier #define TAMP_BOOT_MODE_BACKUP_REG_ID	U(20)
404dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_MASK		U(0x0000FF00)
414dc77a35SYann Gautier #define TAMP_BOOT_MODE_ITF_SHIFT	8
424dc77a35SYann Gautier 
430754143aSEtienne Carriere #if defined(IMAGE_BL2)
440754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SYSRAM_BASE, \
453f9c9784SYann Gautier 					STM32MP_SYSRAM_SIZE, \
46c9d75b3cSYann Gautier 					MT_MEMORY | \
47c9d75b3cSYann Gautier 					MT_RW | \
48c9d75b3cSYann Gautier 					MT_SECURE | \
49c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
500754143aSEtienne Carriere #elif defined(IMAGE_BL32)
510754143aSEtienne Carriere #define MAP_SEC_SYSRAM	MAP_REGION_FLAT(STM32MP_SEC_SYSRAM_BASE, \
520754143aSEtienne Carriere 					STM32MP_SEC_SYSRAM_SIZE, \
530754143aSEtienne Carriere 					MT_MEMORY | \
540754143aSEtienne Carriere 					MT_RW | \
550754143aSEtienne Carriere 					MT_SECURE | \
560754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
570754143aSEtienne Carriere 
580754143aSEtienne Carriere /* Non-secure SYSRAM is used a uncached memory for SCMI message transfer */
590754143aSEtienne Carriere #define MAP_NS_SYSRAM	MAP_REGION_FLAT(STM32MP_NS_SYSRAM_BASE, \
600754143aSEtienne Carriere 					STM32MP_NS_SYSRAM_SIZE, \
610754143aSEtienne Carriere 					MT_DEVICE | \
620754143aSEtienne Carriere 					MT_RW | \
630754143aSEtienne Carriere 					MT_NS | \
640754143aSEtienne Carriere 					MT_EXECUTE_NEVER)
650754143aSEtienne Carriere #endif
66c9d75b3cSYann Gautier 
67c9d75b3cSYann Gautier #define MAP_DEVICE1	MAP_REGION_FLAT(STM32MP1_DEVICE1_BASE, \
68c9d75b3cSYann Gautier 					STM32MP1_DEVICE1_SIZE, \
69c9d75b3cSYann Gautier 					MT_DEVICE | \
70c9d75b3cSYann Gautier 					MT_RW | \
71c9d75b3cSYann Gautier 					MT_SECURE | \
72c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
73c9d75b3cSYann Gautier 
74c9d75b3cSYann Gautier #define MAP_DEVICE2	MAP_REGION_FLAT(STM32MP1_DEVICE2_BASE, \
75c9d75b3cSYann Gautier 					STM32MP1_DEVICE2_SIZE, \
76c9d75b3cSYann Gautier 					MT_DEVICE | \
77c9d75b3cSYann Gautier 					MT_RW | \
78c9d75b3cSYann Gautier 					MT_SECURE | \
79c9d75b3cSYann Gautier 					MT_EXECUTE_NEVER)
80c9d75b3cSYann Gautier 
81c9d75b3cSYann Gautier #if defined(IMAGE_BL2)
82c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
830754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
84c9d75b3cSYann Gautier 	MAP_DEVICE1,
85c9d75b3cSYann Gautier 	MAP_DEVICE2,
86c9d75b3cSYann Gautier 	{0}
87c9d75b3cSYann Gautier };
88c9d75b3cSYann Gautier #endif
89c9d75b3cSYann Gautier #if defined(IMAGE_BL32)
90c9d75b3cSYann Gautier static const mmap_region_t stm32mp1_mmap[] = {
910754143aSEtienne Carriere 	MAP_SEC_SYSRAM,
920754143aSEtienne Carriere 	MAP_NS_SYSRAM,
93c9d75b3cSYann Gautier 	MAP_DEVICE1,
94c9d75b3cSYann Gautier 	MAP_DEVICE2,
95c9d75b3cSYann Gautier 	{0}
96c9d75b3cSYann Gautier };
97c9d75b3cSYann Gautier #endif
98c9d75b3cSYann Gautier 
99c9d75b3cSYann Gautier void configure_mmu(void)
100c9d75b3cSYann Gautier {
101c9d75b3cSYann Gautier 	mmap_add(stm32mp1_mmap);
102c9d75b3cSYann Gautier 	init_xlat_tables();
103c9d75b3cSYann Gautier 
104c9d75b3cSYann Gautier 	enable_mmu_svc_mon(0);
105c9d75b3cSYann Gautier }
1068f282daeSYann Gautier 
107c0ea3b1bSEtienne Carriere uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
108c0ea3b1bSEtienne Carriere {
109c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
110c0ea3b1bSEtienne Carriere 		return GPIOZ_BASE;
111c0ea3b1bSEtienne Carriere 	}
112c0ea3b1bSEtienne Carriere 
113c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
114c0ea3b1bSEtienne Carriere 
115c0ea3b1bSEtienne Carriere 	return GPIOA_BASE + (bank * GPIO_BANK_OFFSET);
116c0ea3b1bSEtienne Carriere }
117c0ea3b1bSEtienne Carriere 
118c0ea3b1bSEtienne Carriere uint32_t stm32_get_gpio_bank_offset(unsigned int bank)
119c0ea3b1bSEtienne Carriere {
120c0ea3b1bSEtienne Carriere 	if (bank == GPIO_BANK_Z) {
121c0ea3b1bSEtienne Carriere 		return 0;
122c0ea3b1bSEtienne Carriere 	}
123c0ea3b1bSEtienne Carriere 
124c0ea3b1bSEtienne Carriere 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
125c0ea3b1bSEtienne Carriere 
126c0ea3b1bSEtienne Carriere 	return bank * GPIO_BANK_OFFSET;
127c0ea3b1bSEtienne Carriere }
128c0ea3b1bSEtienne Carriere 
129737ad29bSYann Gautier bool stm32_gpio_is_secure_at_reset(unsigned int bank)
130737ad29bSYann Gautier {
131737ad29bSYann Gautier 	if (bank == GPIO_BANK_Z) {
132737ad29bSYann Gautier 		return true;
133737ad29bSYann Gautier 	}
134737ad29bSYann Gautier 
135737ad29bSYann Gautier 	return false;
136737ad29bSYann Gautier }
137737ad29bSYann Gautier 
1388f282daeSYann Gautier unsigned long stm32_get_gpio_bank_clock(unsigned int bank)
1398f282daeSYann Gautier {
1408f282daeSYann Gautier 	if (bank == GPIO_BANK_Z) {
1418f282daeSYann Gautier 		return GPIOZ;
1428f282daeSYann Gautier 	}
1438f282daeSYann Gautier 
1448f282daeSYann Gautier 	assert(GPIO_BANK_A == 0 && bank <= GPIO_BANK_K);
1458f282daeSYann Gautier 
1468f282daeSYann Gautier 	return GPIOA + (bank - GPIO_BANK_A);
1478f282daeSYann Gautier }
14873680c23SYann Gautier 
149ccc199edSEtienne Carriere int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank)
150ccc199edSEtienne Carriere {
151ccc199edSEtienne Carriere 	switch (bank) {
152ccc199edSEtienne Carriere 	case GPIO_BANK_A:
153ccc199edSEtienne Carriere 	case GPIO_BANK_B:
154ccc199edSEtienne Carriere 	case GPIO_BANK_C:
155ccc199edSEtienne Carriere 	case GPIO_BANK_D:
156ccc199edSEtienne Carriere 	case GPIO_BANK_E:
157ccc199edSEtienne Carriere 	case GPIO_BANK_F:
158ccc199edSEtienne Carriere 	case GPIO_BANK_G:
159ccc199edSEtienne Carriere 	case GPIO_BANK_H:
160ccc199edSEtienne Carriere 	case GPIO_BANK_I:
161ccc199edSEtienne Carriere 	case GPIO_BANK_J:
162ccc199edSEtienne Carriere 	case GPIO_BANK_K:
163ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller");
164ccc199edSEtienne Carriere 	case GPIO_BANK_Z:
165ccc199edSEtienne Carriere 		return fdt_path_offset(fdt, "/soc/pin-controller-z");
166ccc199edSEtienne Carriere 	default:
167ccc199edSEtienne Carriere 		panic();
168ccc199edSEtienne Carriere 	}
169ccc199edSEtienne Carriere }
170ccc199edSEtienne Carriere 
171acf28c26SYann Gautier #if STM32MP_UART_PROGRAMMER || !defined(IMAGE_BL2)
1729083fa11SPatrick Delaunay /*
1739083fa11SPatrick Delaunay  * UART Management
1749083fa11SPatrick Delaunay  */
1759083fa11SPatrick Delaunay static const uintptr_t stm32mp1_uart_addresses[8] = {
1769083fa11SPatrick Delaunay 	USART1_BASE,
1779083fa11SPatrick Delaunay 	USART2_BASE,
1789083fa11SPatrick Delaunay 	USART3_BASE,
1799083fa11SPatrick Delaunay 	UART4_BASE,
1809083fa11SPatrick Delaunay 	UART5_BASE,
1819083fa11SPatrick Delaunay 	USART6_BASE,
1829083fa11SPatrick Delaunay 	UART7_BASE,
1839083fa11SPatrick Delaunay 	UART8_BASE,
1849083fa11SPatrick Delaunay };
1859083fa11SPatrick Delaunay 
1869083fa11SPatrick Delaunay uintptr_t get_uart_address(uint32_t instance_nb)
1879083fa11SPatrick Delaunay {
1889083fa11SPatrick Delaunay 	if ((instance_nb == 0U) ||
1899083fa11SPatrick Delaunay 	    (instance_nb > ARRAY_SIZE(stm32mp1_uart_addresses))) {
1909083fa11SPatrick Delaunay 		return 0U;
1919083fa11SPatrick Delaunay 	}
1929083fa11SPatrick Delaunay 
1939083fa11SPatrick Delaunay 	return stm32mp1_uart_addresses[instance_nb - 1U];
1949083fa11SPatrick Delaunay }
1959083fa11SPatrick Delaunay #endif
1969083fa11SPatrick Delaunay 
197d7176f03SYann Gautier #if STM32MP_USB_PROGRAMMER
198d7176f03SYann Gautier struct gpio_bank_pin_list {
199d7176f03SYann Gautier 	uint32_t bank;
200d7176f03SYann Gautier 	uint32_t pin;
201d7176f03SYann Gautier };
202d7176f03SYann Gautier 
203d7176f03SYann Gautier static const struct gpio_bank_pin_list gpio_list[] = {
204d7176f03SYann Gautier 	{	/* USART2_RX: GPIOA3 */
205d7176f03SYann Gautier 		.bank = 0U,
206d7176f03SYann Gautier 		.pin = 3U,
207d7176f03SYann Gautier 	},
208d7176f03SYann Gautier 	{	/* USART3_RX: GPIOB12 */
209d7176f03SYann Gautier 		.bank = 1U,
210d7176f03SYann Gautier 		.pin = 12U,
211d7176f03SYann Gautier 	},
212d7176f03SYann Gautier 	{	/* UART4_RX: GPIOB2 */
213d7176f03SYann Gautier 		.bank = 1U,
214d7176f03SYann Gautier 		.pin = 2U,
215d7176f03SYann Gautier 	},
216d7176f03SYann Gautier 	{	/* UART5_RX: GPIOB4 */
217d7176f03SYann Gautier 		.bank = 1U,
218d7176f03SYann Gautier 		.pin = 5U,
219d7176f03SYann Gautier 	},
220d7176f03SYann Gautier 	{	/* USART6_RX: GPIOC7 */
221d7176f03SYann Gautier 		.bank = 2U,
222d7176f03SYann Gautier 		.pin = 7U,
223d7176f03SYann Gautier 	},
224d7176f03SYann Gautier 	{	/* UART7_RX: GPIOF6 */
225d7176f03SYann Gautier 		.bank = 5U,
226d7176f03SYann Gautier 		.pin = 6U,
227d7176f03SYann Gautier 	},
228d7176f03SYann Gautier 	{	/* UART8_RX: GPIOE0 */
229d7176f03SYann Gautier 		.bank = 4U,
230d7176f03SYann Gautier 		.pin = 0U,
231d7176f03SYann Gautier 	},
232d7176f03SYann Gautier };
233d7176f03SYann Gautier 
234d7176f03SYann Gautier void stm32mp1_deconfigure_uart_pins(void)
235d7176f03SYann Gautier {
236d7176f03SYann Gautier 	size_t i;
237d7176f03SYann Gautier 
238d7176f03SYann Gautier 	for (i = 0U; i < ARRAY_SIZE(gpio_list); i++) {
239d7176f03SYann Gautier 		set_gpio_reset_cfg(gpio_list[i].bank, gpio_list[i].pin);
240d7176f03SYann Gautier 	}
241d7176f03SYann Gautier }
242d7176f03SYann Gautier #endif
243d7176f03SYann Gautier 
24492661e01SYann Gautier uint32_t stm32mp_get_chip_version(void)
245dec286ddSYann Gautier {
24692661e01SYann Gautier 	uint32_t version = 0U;
24792661e01SYann Gautier 
24892661e01SYann Gautier 	if (stm32mp1_dbgmcu_get_chip_version(&version) < 0) {
24992661e01SYann Gautier 		INFO("Cannot get CPU version, debug disabled\n");
25092661e01SYann Gautier 		return 0U;
25192661e01SYann Gautier 	}
25292661e01SYann Gautier 
25392661e01SYann Gautier 	return version;
25492661e01SYann Gautier }
25592661e01SYann Gautier 
25692661e01SYann Gautier uint32_t stm32mp_get_chip_dev_id(void)
25792661e01SYann Gautier {
258dec286ddSYann Gautier 	uint32_t dev_id;
259dec286ddSYann Gautier 
260dec286ddSYann Gautier 	if (stm32mp1_dbgmcu_get_chip_dev_id(&dev_id) < 0) {
26192661e01SYann Gautier 		INFO("Use default chip ID, debug disabled\n");
26292661e01SYann Gautier 		dev_id = STM32MP1_CHIP_ID;
26392661e01SYann Gautier 	}
26492661e01SYann Gautier 
26592661e01SYann Gautier 	return dev_id;
26692661e01SYann Gautier }
26792661e01SYann Gautier 
26892661e01SYann Gautier static uint32_t get_part_number(void)
26992661e01SYann Gautier {
27092661e01SYann Gautier 	static uint32_t part_number;
27192661e01SYann Gautier 
27292661e01SYann Gautier 	if (part_number != 0U) {
27392661e01SYann Gautier 		return part_number;
274dec286ddSYann Gautier 	}
275dec286ddSYann Gautier 
276dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&part_number, PART_NUMBER_OTP) != BSEC_OK) {
27792661e01SYann Gautier 		panic();
278dec286ddSYann Gautier 	}
279dec286ddSYann Gautier 
280dec286ddSYann Gautier 	part_number = (part_number & PART_NUMBER_OTP_PART_MASK) >>
281dec286ddSYann Gautier 		PART_NUMBER_OTP_PART_SHIFT;
282dec286ddSYann Gautier 
28392661e01SYann Gautier 	part_number |= stm32mp_get_chip_dev_id() << 16;
284dec286ddSYann Gautier 
28592661e01SYann Gautier 	return part_number;
286dec286ddSYann Gautier }
287dec286ddSYann Gautier 
28892661e01SYann Gautier static uint32_t get_cpu_package(void)
289dec286ddSYann Gautier {
290dec286ddSYann Gautier 	uint32_t package;
291dec286ddSYann Gautier 
292dec286ddSYann Gautier 	if (bsec_shadow_read_otp(&package, PACKAGE_OTP) != BSEC_OK) {
29392661e01SYann Gautier 		panic();
294dec286ddSYann Gautier 	}
295dec286ddSYann Gautier 
29692661e01SYann Gautier 	package = (package & PACKAGE_OTP_PKG_MASK) >>
297dec286ddSYann Gautier 		PACKAGE_OTP_PKG_SHIFT;
298dec286ddSYann Gautier 
29992661e01SYann Gautier 	return package;
300dec286ddSYann Gautier }
301dec286ddSYann Gautier 
30292661e01SYann Gautier void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE])
303dec286ddSYann Gautier {
30492661e01SYann Gautier 	char *cpu_s, *cpu_r, *pkg;
305dec286ddSYann Gautier 
306dec286ddSYann Gautier 	/* MPUs Part Numbers */
30792661e01SYann Gautier 	switch (get_part_number()) {
308dec286ddSYann Gautier 	case STM32MP157C_PART_NB:
309dec286ddSYann Gautier 		cpu_s = "157C";
310dec286ddSYann Gautier 		break;
311dec286ddSYann Gautier 	case STM32MP157A_PART_NB:
312dec286ddSYann Gautier 		cpu_s = "157A";
313dec286ddSYann Gautier 		break;
314dec286ddSYann Gautier 	case STM32MP153C_PART_NB:
315dec286ddSYann Gautier 		cpu_s = "153C";
316dec286ddSYann Gautier 		break;
317dec286ddSYann Gautier 	case STM32MP153A_PART_NB:
318dec286ddSYann Gautier 		cpu_s = "153A";
319dec286ddSYann Gautier 		break;
320dec286ddSYann Gautier 	case STM32MP151C_PART_NB:
321dec286ddSYann Gautier 		cpu_s = "151C";
322dec286ddSYann Gautier 		break;
323dec286ddSYann Gautier 	case STM32MP151A_PART_NB:
324dec286ddSYann Gautier 		cpu_s = "151A";
325dec286ddSYann Gautier 		break;
3268ccf4954SLionel Debieve 	case STM32MP157F_PART_NB:
3278ccf4954SLionel Debieve 		cpu_s = "157F";
3288ccf4954SLionel Debieve 		break;
3298ccf4954SLionel Debieve 	case STM32MP157D_PART_NB:
3308ccf4954SLionel Debieve 		cpu_s = "157D";
3318ccf4954SLionel Debieve 		break;
3328ccf4954SLionel Debieve 	case STM32MP153F_PART_NB:
3338ccf4954SLionel Debieve 		cpu_s = "153F";
3348ccf4954SLionel Debieve 		break;
3358ccf4954SLionel Debieve 	case STM32MP153D_PART_NB:
3368ccf4954SLionel Debieve 		cpu_s = "153D";
3378ccf4954SLionel Debieve 		break;
3388ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
3398ccf4954SLionel Debieve 		cpu_s = "151F";
3408ccf4954SLionel Debieve 		break;
3418ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
3428ccf4954SLionel Debieve 		cpu_s = "151D";
3438ccf4954SLionel Debieve 		break;
344dec286ddSYann Gautier 	default:
345dec286ddSYann Gautier 		cpu_s = "????";
346dec286ddSYann Gautier 		break;
347dec286ddSYann Gautier 	}
348dec286ddSYann Gautier 
349dec286ddSYann Gautier 	/* Package */
35092661e01SYann Gautier 	switch (get_cpu_package()) {
351dec286ddSYann Gautier 	case PKG_AA_LFBGA448:
352dec286ddSYann Gautier 		pkg = "AA";
353dec286ddSYann Gautier 		break;
354dec286ddSYann Gautier 	case PKG_AB_LFBGA354:
355dec286ddSYann Gautier 		pkg = "AB";
356dec286ddSYann Gautier 		break;
357dec286ddSYann Gautier 	case PKG_AC_TFBGA361:
358dec286ddSYann Gautier 		pkg = "AC";
359dec286ddSYann Gautier 		break;
360dec286ddSYann Gautier 	case PKG_AD_TFBGA257:
361dec286ddSYann Gautier 		pkg = "AD";
362dec286ddSYann Gautier 		break;
363dec286ddSYann Gautier 	default:
364dec286ddSYann Gautier 		pkg = "??";
365dec286ddSYann Gautier 		break;
366dec286ddSYann Gautier 	}
367dec286ddSYann Gautier 
368dec286ddSYann Gautier 	/* REVISION */
36992661e01SYann Gautier 	switch (stm32mp_get_chip_version()) {
370dec286ddSYann Gautier 	case STM32MP1_REV_B:
371dec286ddSYann Gautier 		cpu_r = "B";
372dec286ddSYann Gautier 		break;
373ffb3f277SLionel Debieve 	case STM32MP1_REV_Z:
374ffb3f277SLionel Debieve 		cpu_r = "Z";
375ffb3f277SLionel Debieve 		break;
376dec286ddSYann Gautier 	default:
377dec286ddSYann Gautier 		cpu_r = "?";
378dec286ddSYann Gautier 		break;
379dec286ddSYann Gautier 	}
380dec286ddSYann Gautier 
38192661e01SYann Gautier 	snprintf(name, STM32_SOC_NAME_SIZE,
38292661e01SYann Gautier 		 "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
38392661e01SYann Gautier }
38492661e01SYann Gautier 
38592661e01SYann Gautier void stm32mp_print_cpuinfo(void)
38692661e01SYann Gautier {
38792661e01SYann Gautier 	char name[STM32_SOC_NAME_SIZE];
38892661e01SYann Gautier 
38992661e01SYann Gautier 	stm32mp_get_soc_name(name);
39092661e01SYann Gautier 	NOTICE("CPU: %s\n", name);
391dec286ddSYann Gautier }
392dec286ddSYann Gautier 
39310e7a9e9SYann Gautier void stm32mp_print_boardinfo(void)
39410e7a9e9SYann Gautier {
39510e7a9e9SYann Gautier 	uint32_t board_id;
39610e7a9e9SYann Gautier 	uint32_t board_otp;
39710e7a9e9SYann Gautier 	int bsec_node, bsec_board_id_node;
39810e7a9e9SYann Gautier 	void *fdt;
39910e7a9e9SYann Gautier 	const fdt32_t *cuint;
40010e7a9e9SYann Gautier 
40110e7a9e9SYann Gautier 	if (fdt_get_address(&fdt) == 0) {
40210e7a9e9SYann Gautier 		panic();
40310e7a9e9SYann Gautier 	}
40410e7a9e9SYann Gautier 
40510e7a9e9SYann Gautier 	bsec_node = fdt_node_offset_by_compatible(fdt, -1, DT_BSEC_COMPAT);
40610e7a9e9SYann Gautier 	if (bsec_node < 0) {
40710e7a9e9SYann Gautier 		return;
40810e7a9e9SYann Gautier 	}
40910e7a9e9SYann Gautier 
41010e7a9e9SYann Gautier 	bsec_board_id_node = fdt_subnode_offset(fdt, bsec_node, "board_id");
41110e7a9e9SYann Gautier 	if (bsec_board_id_node <= 0) {
41210e7a9e9SYann Gautier 		return;
41310e7a9e9SYann Gautier 	}
41410e7a9e9SYann Gautier 
41510e7a9e9SYann Gautier 	cuint = fdt_getprop(fdt, bsec_board_id_node, "reg", NULL);
41610e7a9e9SYann Gautier 	if (cuint == NULL) {
41710e7a9e9SYann Gautier 		panic();
41810e7a9e9SYann Gautier 	}
41910e7a9e9SYann Gautier 
42010e7a9e9SYann Gautier 	board_otp = fdt32_to_cpu(*cuint) / sizeof(uint32_t);
42110e7a9e9SYann Gautier 
42210e7a9e9SYann Gautier 	if (bsec_shadow_read_otp(&board_id, board_otp) != BSEC_OK) {
42310e7a9e9SYann Gautier 		ERROR("BSEC: PART_NUMBER_OTP Error\n");
42410e7a9e9SYann Gautier 		return;
42510e7a9e9SYann Gautier 	}
42610e7a9e9SYann Gautier 
42710e7a9e9SYann Gautier 	if (board_id != 0U) {
42810e7a9e9SYann Gautier 		char rev[2];
42910e7a9e9SYann Gautier 
43010e7a9e9SYann Gautier 		rev[0] = BOARD_ID2REV(board_id) - 1 + 'A';
43110e7a9e9SYann Gautier 		rev[1] = '\0';
432ab049ec0SYann Gautier 		NOTICE("Board: MB%04x Var%u.%u Rev.%s-%02u\n",
43310e7a9e9SYann Gautier 		       BOARD_ID2NB(board_id),
434f964f5c3SPatrick Delaunay 		       BOARD_ID2VARCPN(board_id),
435f964f5c3SPatrick Delaunay 		       BOARD_ID2VARFG(board_id),
43610e7a9e9SYann Gautier 		       rev,
43710e7a9e9SYann Gautier 		       BOARD_ID2BOM(board_id));
43810e7a9e9SYann Gautier 	}
43910e7a9e9SYann Gautier }
44010e7a9e9SYann Gautier 
441b2182cdeSYann Gautier /* Return true when SoC provides a single Cortex-A7 core, and false otherwise */
442b2182cdeSYann Gautier bool stm32mp_is_single_core(void)
443b2182cdeSYann Gautier {
44492661e01SYann Gautier 	switch (get_part_number()) {
445b2182cdeSYann Gautier 	case STM32MP151A_PART_NB:
446b2182cdeSYann Gautier 	case STM32MP151C_PART_NB:
4478ccf4954SLionel Debieve 	case STM32MP151D_PART_NB:
4488ccf4954SLionel Debieve 	case STM32MP151F_PART_NB:
4498ccf4954SLionel Debieve 		return true;
450b2182cdeSYann Gautier 	default:
4518ccf4954SLionel Debieve 		return false;
452b2182cdeSYann Gautier 	}
453b2182cdeSYann Gautier }
454b2182cdeSYann Gautier 
455f700423cSLionel Debieve /* Return true when device is in closed state */
456f700423cSLionel Debieve bool stm32mp_is_closed_device(void)
457f700423cSLionel Debieve {
458f700423cSLionel Debieve 	uint32_t value;
459f700423cSLionel Debieve 
460f700423cSLionel Debieve 	if ((bsec_shadow_register(DATA0_OTP) != BSEC_OK) ||
461f700423cSLionel Debieve 	    (bsec_read_otp(&value, DATA0_OTP) != BSEC_OK)) {
462f700423cSLionel Debieve 		return true;
463f700423cSLionel Debieve 	}
464f700423cSLionel Debieve 
465f700423cSLionel Debieve 	return (value & DATA0_OTP_SECURED) == DATA0_OTP_SECURED;
466f700423cSLionel Debieve }
467f700423cSLionel Debieve 
46873680c23SYann Gautier uint32_t stm32_iwdg_get_instance(uintptr_t base)
46973680c23SYann Gautier {
47073680c23SYann Gautier 	switch (base) {
47173680c23SYann Gautier 	case IWDG1_BASE:
47273680c23SYann Gautier 		return IWDG1_INST;
47373680c23SYann Gautier 	case IWDG2_BASE:
47473680c23SYann Gautier 		return IWDG2_INST;
47573680c23SYann Gautier 	default:
47673680c23SYann Gautier 		panic();
47773680c23SYann Gautier 	}
47873680c23SYann Gautier }
47973680c23SYann Gautier 
48073680c23SYann Gautier uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst)
48173680c23SYann Gautier {
48273680c23SYann Gautier 	uint32_t iwdg_cfg = 0U;
48373680c23SYann Gautier 	uint32_t otp_value;
48473680c23SYann Gautier 
48573680c23SYann Gautier #if defined(IMAGE_BL2)
48673680c23SYann Gautier 	if (bsec_shadow_register(HW2_OTP) != BSEC_OK) {
48773680c23SYann Gautier 		panic();
48873680c23SYann Gautier 	}
48973680c23SYann Gautier #endif
49073680c23SYann Gautier 
49173680c23SYann Gautier 	if (bsec_read_otp(&otp_value, HW2_OTP) != BSEC_OK) {
49273680c23SYann Gautier 		panic();
49373680c23SYann Gautier 	}
49473680c23SYann Gautier 
49573680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_HW_POS)) != 0U) {
49673680c23SYann Gautier 		iwdg_cfg |= IWDG_HW_ENABLED;
49773680c23SYann Gautier 	}
49873680c23SYann Gautier 
49973680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS)) != 0U) {
50073680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STOP;
50173680c23SYann Gautier 	}
50273680c23SYann Gautier 
50373680c23SYann Gautier 	if ((otp_value & BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS)) != 0U) {
50473680c23SYann Gautier 		iwdg_cfg |= IWDG_DISABLE_ON_STANDBY;
50573680c23SYann Gautier 	}
50673680c23SYann Gautier 
50773680c23SYann Gautier 	return iwdg_cfg;
50873680c23SYann Gautier }
50973680c23SYann Gautier 
51073680c23SYann Gautier #if defined(IMAGE_BL2)
51173680c23SYann Gautier uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags)
51273680c23SYann Gautier {
51373680c23SYann Gautier 	uint32_t otp;
51473680c23SYann Gautier 	uint32_t result;
51573680c23SYann Gautier 
51673680c23SYann Gautier 	if (bsec_shadow_read_otp(&otp, HW2_OTP) != BSEC_OK) {
51773680c23SYann Gautier 		panic();
51873680c23SYann Gautier 	}
51973680c23SYann Gautier 
52073680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STOP) != 0U) {
52173680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STOP_POS);
52273680c23SYann Gautier 	}
52373680c23SYann Gautier 
52473680c23SYann Gautier 	if ((flags & IWDG_DISABLE_ON_STANDBY) != 0U) {
52573680c23SYann Gautier 		otp |= BIT(iwdg_inst + HW2_OTP_IWDG_FZ_STANDBY_POS);
52673680c23SYann Gautier 	}
52773680c23SYann Gautier 
52873680c23SYann Gautier 	result = bsec_write_otp(otp, HW2_OTP);
52973680c23SYann Gautier 	if (result != BSEC_OK) {
53073680c23SYann Gautier 		return result;
53173680c23SYann Gautier 	}
53273680c23SYann Gautier 
53373680c23SYann Gautier 	/* Sticky lock OTP_IWDG (read and write) */
53473680c23SYann Gautier 	if (!bsec_write_sr_lock(HW2_OTP, 1U) ||
53573680c23SYann Gautier 	    !bsec_write_sw_lock(HW2_OTP, 1U)) {
53673680c23SYann Gautier 		return BSEC_LOCK_FAIL;
53773680c23SYann Gautier 	}
53873680c23SYann Gautier 
53973680c23SYann Gautier 	return BSEC_OK;
54073680c23SYann Gautier }
54173680c23SYann Gautier #endif
542e6cc3ccfSYann Gautier 
5434584e01dSLionel Debieve #if STM32MP_USE_STM32IMAGE
544e6cc3ccfSYann Gautier /* Get the non-secure DDR size */
545e6cc3ccfSYann Gautier uint32_t stm32mp_get_ddr_ns_size(void)
546e6cc3ccfSYann Gautier {
547e6cc3ccfSYann Gautier 	static uint32_t ddr_ns_size;
548e6cc3ccfSYann Gautier 	uint32_t ddr_size;
549e6cc3ccfSYann Gautier 
550e6cc3ccfSYann Gautier 	if (ddr_ns_size != 0U) {
551e6cc3ccfSYann Gautier 		return ddr_ns_size;
552e6cc3ccfSYann Gautier 	}
553e6cc3ccfSYann Gautier 
554e6cc3ccfSYann Gautier 	ddr_size = dt_get_ddr_size();
555e6cc3ccfSYann Gautier 	if ((ddr_size <= (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE)) ||
556e6cc3ccfSYann Gautier 	    (ddr_size > STM32MP_DDR_MAX_SIZE)) {
557e6cc3ccfSYann Gautier 		panic();
558e6cc3ccfSYann Gautier 	}
559e6cc3ccfSYann Gautier 
560e6cc3ccfSYann Gautier 	ddr_ns_size = ddr_size - (STM32MP_DDR_S_SIZE + STM32MP_DDR_SHMEM_SIZE);
561e6cc3ccfSYann Gautier 
562e6cc3ccfSYann Gautier 	return ddr_ns_size;
563e6cc3ccfSYann Gautier }
5644584e01dSLionel Debieve #endif /* STM32MP_USE_STM32IMAGE */
5654dc77a35SYann Gautier 
5664dc77a35SYann Gautier void stm32_save_boot_interface(uint32_t interface, uint32_t instance)
5674dc77a35SYann Gautier {
5684dc77a35SYann Gautier 	uint32_t bkpr_itf_idx = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
5694dc77a35SYann Gautier 
570*33667d29SYann Gautier 	clk_enable(RTCAPB);
5714dc77a35SYann Gautier 
5724dc77a35SYann Gautier 	mmio_clrsetbits_32(bkpr_itf_idx,
5734dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_MASK,
5744dc77a35SYann Gautier 			   ((interface << 4) | (instance & 0xFU)) <<
5754dc77a35SYann Gautier 			   TAMP_BOOT_MODE_ITF_SHIFT);
5764dc77a35SYann Gautier 
577*33667d29SYann Gautier 	clk_disable(RTCAPB);
5784dc77a35SYann Gautier }
579a6bfa75cSYann Gautier 
580a6bfa75cSYann Gautier void stm32_get_boot_interface(uint32_t *interface, uint32_t *instance)
581a6bfa75cSYann Gautier {
582a6bfa75cSYann Gautier 	static uint32_t itf;
583a6bfa75cSYann Gautier 
584a6bfa75cSYann Gautier 	if (itf == 0U) {
585a6bfa75cSYann Gautier 		uint32_t bkpr = tamp_bkpr(TAMP_BOOT_MODE_BACKUP_REG_ID);
586a6bfa75cSYann Gautier 
587*33667d29SYann Gautier 		clk_enable(RTCAPB);
588a6bfa75cSYann Gautier 
589a6bfa75cSYann Gautier 		itf = (mmio_read_32(bkpr) & TAMP_BOOT_MODE_ITF_MASK) >>
590a6bfa75cSYann Gautier 			TAMP_BOOT_MODE_ITF_SHIFT;
591a6bfa75cSYann Gautier 
592*33667d29SYann Gautier 		clk_disable(RTCAPB);
593a6bfa75cSYann Gautier 	}
594a6bfa75cSYann Gautier 
595a6bfa75cSYann Gautier 	*interface = itf >> 4;
596a6bfa75cSYann Gautier 	*instance = itf & 0xFU;
597a6bfa75cSYann Gautier }
598